2 * linux/drivers/ide/pci/pdc202xx_old.c Version 0.52 Aug 27, 2007
4 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
5 * Copyright (C) 2006-2007 MontaVista Software, Inc.
6 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
8 * Promise Ultra33 cards with BIOS v1.20 through 1.28 will need this
9 * compiled into the kernel if you have more than one card installed.
10 * Note that BIOS v1.29 is reported to fix the problem. Since this is
11 * safe chipset tuning, including this support is harmless
13 * Promise Ultra66 cards with BIOS v1.11 this
14 * compiled into the kernel if you have more than one card installed.
16 * Promise Ultra100 cards.
18 * The latest chipset code will support the following ::
19 * Three Ultra33 controllers and 12 drives.
20 * 8 are UDMA supported and 4 are limited to DMA mode 2 multi-word.
21 * The 8/4 ratio is a BIOS code limit by promise.
23 * UNLESS you enable "CONFIG_PDC202XX_BURST"
28 * Portions Copyright (C) 1999 Promise Technology, Inc.
29 * Author: Frank Tiernan (frankt@promise.com)
30 * Released under terms of General Public License
33 #include <linux/types.h>
34 #include <linux/module.h>
35 #include <linux/kernel.h>
36 #include <linux/delay.h>
37 #include <linux/timer.h>
39 #include <linux/ioport.h>
40 #include <linux/blkdev.h>
41 #include <linux/hdreg.h>
42 #include <linux/interrupt.h>
43 #include <linux/pci.h>
44 #include <linux/init.h>
45 #include <linux/ide.h>
50 #define PDC202XX_DEBUG_DRIVE_INFO 0
52 static const char *pdc_quirk_drives[] = {
53 "QUANTUM FIREBALLlct08 08",
54 "QUANTUM FIREBALLP KA6.4",
55 "QUANTUM FIREBALLP KA9.1",
56 "QUANTUM FIREBALLP LM20.4",
57 "QUANTUM FIREBALLP KX13.6",
58 "QUANTUM FIREBALLP KX20.5",
59 "QUANTUM FIREBALLP KX27.3",
60 "QUANTUM FIREBALLP LM20.5",
64 static void pdc_old_disable_66MHz_clock(ide_hwif_t *);
66 static void pdc202xx_set_mode(ide_drive_t *drive, const u8 speed)
68 ide_hwif_t *hwif = HWIF(drive);
69 struct pci_dev *dev = hwif->pci_dev;
70 u8 drive_pci = 0x60 + (drive->dn << 2);
72 u8 AP = 0, BP = 0, CP = 0;
73 u8 TA = 0, TB = 0, TC = 0;
75 #if PDC202XX_DEBUG_DRIVE_INFO
77 pci_read_config_dword(dev, drive_pci, &drive_conf);
81 * TODO: do this once per channel
83 if (dev->device != PCI_DEVICE_ID_PROMISE_20246)
84 pdc_old_disable_66MHz_clock(hwif);
86 pci_read_config_byte(dev, drive_pci, &AP);
87 pci_read_config_byte(dev, drive_pci + 1, &BP);
88 pci_read_config_byte(dev, drive_pci + 2, &CP);
92 case XFER_UDMA_4: TB = 0x20; TC = 0x01; break;
93 case XFER_UDMA_2: TB = 0x20; TC = 0x01; break;
95 case XFER_UDMA_1: TB = 0x40; TC = 0x02; break;
97 case XFER_MW_DMA_2: TB = 0x60; TC = 0x03; break;
98 case XFER_MW_DMA_1: TB = 0x60; TC = 0x04; break;
99 case XFER_MW_DMA_0: TB = 0xE0; TC = 0x0F; break;
100 case XFER_PIO_4: TA = 0x01; TB = 0x04; break;
101 case XFER_PIO_3: TA = 0x02; TB = 0x06; break;
102 case XFER_PIO_2: TA = 0x03; TB = 0x08; break;
103 case XFER_PIO_1: TA = 0x05; TB = 0x0C; break;
105 default: TA = 0x09; TB = 0x13; break;
108 if (speed < XFER_SW_DMA_0) {
110 * preserve SYNC_INT / ERDDY_EN bits while clearing
111 * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
114 if (drive->id->capability & 4)
115 AP |= 0x20; /* set IORDY_EN bit */
116 if (drive->media == ide_disk)
117 AP |= 0x10; /* set Prefetch_EN bit */
118 /* clear PB[4:0] bits of register B */
120 pci_write_config_byte(dev, drive_pci, AP | TA);
121 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
123 /* clear MB[2:0] bits of register B */
125 /* clear MC[3:0] bits of register C */
127 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
128 pci_write_config_byte(dev, drive_pci + 2, CP | TC);
131 #if PDC202XX_DEBUG_DRIVE_INFO
132 printk(KERN_DEBUG "%s: %s drive%d 0x%08x ",
133 drive->name, ide_xfer_verbose(speed),
134 drive->dn, drive_conf);
135 pci_read_config_dword(dev, drive_pci, &drive_conf);
136 printk("0x%08x\n", drive_conf);
140 static void pdc202xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
142 pdc202xx_set_mode(drive, XFER_PIO_0 + pio);
145 static u8 pdc202xx_old_cable_detect (ide_hwif_t *hwif)
147 u16 CIS = 0, mask = (hwif->channel) ? (1<<11) : (1<<10);
149 pci_read_config_word(hwif->pci_dev, 0x50, &CIS);
151 return (CIS & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
155 * Set the control register to use the 66MHz system
156 * clock for UDMA 3/4/5 mode operation when necessary.
158 * FIXME: this register is shared by both channels, some locking is needed
160 * It may also be possible to leave the 66MHz clock on
161 * and readjust the timing parameters.
163 static void pdc_old_enable_66MHz_clock(ide_hwif_t *hwif)
165 unsigned long clock_reg = hwif->extra_base + 0x01;
166 u8 clock = inb(clock_reg);
168 outb(clock | (hwif->channel ? 0x08 : 0x02), clock_reg);
171 static void pdc_old_disable_66MHz_clock(ide_hwif_t *hwif)
173 unsigned long clock_reg = hwif->extra_base + 0x01;
174 u8 clock = inb(clock_reg);
176 outb(clock & ~(hwif->channel ? 0x08 : 0x02), clock_reg);
179 static void pdc202xx_quirkproc(ide_drive_t *drive)
181 const char **list, *model = drive->id->model;
183 for (list = pdc_quirk_drives; *list != NULL; list++)
184 if (strstr(model, *list) != NULL) {
185 drive->quirk_list = 2;
189 drive->quirk_list = 0;
192 static void pdc202xx_old_ide_dma_start(ide_drive_t *drive)
194 if (drive->current_speed > XFER_UDMA_2)
195 pdc_old_enable_66MHz_clock(drive->hwif);
196 if (drive->media != ide_disk || drive->addressing == 1) {
197 struct request *rq = HWGROUP(drive)->rq;
198 ide_hwif_t *hwif = HWIF(drive);
199 unsigned long high_16 = hwif->extra_base - 16;
200 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
202 u8 clock = inb(high_16 + 0x11);
204 outb(clock | (hwif->channel ? 0x08 : 0x02), high_16 + 0x11);
205 word_count = (rq->nr_sectors << 8);
206 word_count = (rq_data_dir(rq) == READ) ?
207 word_count | 0x05000000 :
208 word_count | 0x06000000;
209 outl(word_count, atapi_reg);
211 ide_dma_start(drive);
214 static int pdc202xx_old_ide_dma_end(ide_drive_t *drive)
216 if (drive->media != ide_disk || drive->addressing == 1) {
217 ide_hwif_t *hwif = HWIF(drive);
218 unsigned long high_16 = hwif->extra_base - 16;
219 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
222 outl(0, atapi_reg); /* zero out extra */
223 clock = inb(high_16 + 0x11);
224 outb(clock & ~(hwif->channel ? 0x08:0x02), high_16 + 0x11);
226 if (drive->current_speed > XFER_UDMA_2)
227 pdc_old_disable_66MHz_clock(drive->hwif);
228 return __ide_dma_end(drive);
231 static int pdc202xx_old_ide_dma_test_irq(ide_drive_t *drive)
233 ide_hwif_t *hwif = HWIF(drive);
234 unsigned long high_16 = hwif->extra_base - 16;
235 u8 dma_stat = inb(hwif->dma_status);
236 u8 sc1d = inb(high_16 + 0x001d);
239 /* bit7: Error, bit6: Interrupting, bit5: FIFO Full, bit4: FIFO Empty */
240 if ((sc1d & 0x50) == 0x50)
242 else if ((sc1d & 0x40) == 0x40)
243 return (dma_stat & 4) == 4;
245 /* bit3: Error, bit2: Interrupting, bit1: FIFO Full, bit0: FIFO Empty */
246 if ((sc1d & 0x05) == 0x05)
248 else if ((sc1d & 0x04) == 0x04)
249 return (dma_stat & 4) == 4;
252 return (dma_stat & 4) == 4; /* return 1 if INTR asserted */
255 static void pdc202xx_dma_lost_irq(ide_drive_t *drive)
257 ide_hwif_t *hwif = HWIF(drive);
259 if (hwif->resetproc != NULL)
260 hwif->resetproc(drive);
262 ide_dma_lost_irq(drive);
265 static void pdc202xx_dma_timeout(ide_drive_t *drive)
267 ide_hwif_t *hwif = HWIF(drive);
269 if (hwif->resetproc != NULL)
270 hwif->resetproc(drive);
272 ide_dma_timeout(drive);
275 static void pdc202xx_reset_host (ide_hwif_t *hwif)
277 unsigned long high_16 = hwif->extra_base - 16;
278 u8 udma_speed_flag = inb(high_16 | 0x001f);
280 outb(udma_speed_flag | 0x10, high_16 | 0x001f);
282 outb(udma_speed_flag & ~0x10, high_16 | 0x001f);
283 mdelay(2000); /* 2 seconds ?! */
285 printk(KERN_WARNING "PDC202XX: %s channel reset.\n",
286 hwif->channel ? "Secondary" : "Primary");
289 static void pdc202xx_reset (ide_drive_t *drive)
291 ide_hwif_t *hwif = HWIF(drive);
292 ide_hwif_t *mate = hwif->mate;
294 pdc202xx_reset_host(hwif);
295 pdc202xx_reset_host(mate);
297 ide_set_max_pio(drive);
300 static unsigned int __devinit init_chipset_pdc202xx(struct pci_dev *dev,
306 static void __devinit init_hwif_pdc202xx(ide_hwif_t *hwif)
308 hwif->set_pio_mode = &pdc202xx_set_pio_mode;
309 hwif->set_dma_mode = &pdc202xx_set_mode;
311 hwif->quirkproc = &pdc202xx_quirkproc;
313 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246)
314 hwif->resetproc = &pdc202xx_reset;
316 if (hwif->dma_base == 0)
319 hwif->dma_lost_irq = &pdc202xx_dma_lost_irq;
320 hwif->dma_timeout = &pdc202xx_dma_timeout;
322 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246) {
323 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
324 hwif->cbl = pdc202xx_old_cable_detect(hwif);
326 hwif->dma_start = &pdc202xx_old_ide_dma_start;
327 hwif->ide_dma_end = &pdc202xx_old_ide_dma_end;
329 hwif->ide_dma_test_irq = &pdc202xx_old_ide_dma_test_irq;
332 static void __devinit init_dma_pdc202xx(ide_hwif_t *hwif, unsigned long dmabase)
334 u8 udma_speed_flag = 0, primary_mode = 0, secondary_mode = 0;
337 ide_setup_dma(hwif, dmabase, 8);
341 udma_speed_flag = inb(dmabase | 0x1f);
342 primary_mode = inb(dmabase | 0x1a);
343 secondary_mode = inb(dmabase | 0x1b);
344 printk(KERN_INFO "%s: (U)DMA Burst Bit %sABLED " \
346 "Secondary %s Mode.\n", hwif->cds->name,
347 (udma_speed_flag & 1) ? "EN" : "DIS",
348 (primary_mode & 1) ? "MASTER" : "PCI",
349 (secondary_mode & 1) ? "MASTER" : "PCI" );
351 #ifdef CONFIG_PDC202XX_BURST
352 if (!(udma_speed_flag & 1)) {
353 printk(KERN_INFO "%s: FORCING BURST BIT 0x%02x->0x%02x ",
354 hwif->cds->name, udma_speed_flag,
355 (udma_speed_flag|1));
356 outb(udma_speed_flag | 1, dmabase | 0x1f);
357 printk("%sACTIVE\n", (inb(dmabase | 0x1f) & 1) ? "" : "IN");
359 #endif /* CONFIG_PDC202XX_BURST */
361 ide_setup_dma(hwif, dmabase, 8);
364 static void __devinit pdc202ata4_fixup_irq(struct pci_dev *dev,
367 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE) {
368 u8 irq = 0, irq2 = 0;
369 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
371 pci_read_config_byte(dev, (PCI_INTERRUPT_LINE)|0x80, &irq2);
373 pci_write_config_byte(dev,
374 (PCI_INTERRUPT_LINE)|0x80, irq); /* 0xbc */
375 printk(KERN_INFO "%s: PCI config space interrupt "
376 "mirror fixed\n", name);
381 #define IDE_HFLAGS_PDC202XX \
382 (IDE_HFLAG_ERROR_STOPS_FIFO | \
383 IDE_HFLAG_ABUSE_SET_DMA_MODE | \
386 #define DECLARE_PDC2026X_DEV(name_str, udma, extra_flags) \
389 .init_chipset = init_chipset_pdc202xx, \
390 .init_hwif = init_hwif_pdc202xx, \
391 .init_dma = init_dma_pdc202xx, \
393 .host_flags = IDE_HFLAGS_PDC202XX | extra_flags, \
394 .pio_mask = ATA_PIO4, \
395 .mwdma_mask = ATA_MWDMA2, \
399 static const struct ide_port_info pdc202xx_chipsets[] __devinitdata = {
402 .init_chipset = init_chipset_pdc202xx,
403 .init_hwif = init_hwif_pdc202xx,
404 .init_dma = init_dma_pdc202xx,
406 .host_flags = IDE_HFLAGS_PDC202XX,
407 .pio_mask = ATA_PIO4,
408 .mwdma_mask = ATA_MWDMA2,
409 .udma_mask = ATA_UDMA2,
412 /* 1 */ DECLARE_PDC2026X_DEV("PDC20262", ATA_UDMA4, 0),
413 /* 2 */ DECLARE_PDC2026X_DEV("PDC20263", ATA_UDMA4, 0),
414 /* 3 */ DECLARE_PDC2026X_DEV("PDC20265", ATA_UDMA5, IDE_HFLAG_RQSIZE_256),
415 /* 4 */ DECLARE_PDC2026X_DEV("PDC20267", ATA_UDMA5, IDE_HFLAG_RQSIZE_256),
419 * pdc202xx_init_one - called when a PDC202xx is found
420 * @dev: the pdc202xx device
421 * @id: the matching pci id
423 * Called when the PCI registration layer (or the IDE initialization)
424 * finds a device matching our IDE device tables.
427 static int __devinit pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
429 const struct ide_port_info *d;
430 u8 idx = id->driver_data;
432 d = &pdc202xx_chipsets[idx];
435 pdc202ata4_fixup_irq(dev, d->name);
438 struct pci_dev *bridge = dev->bus->self;
441 bridge->vendor == PCI_VENDOR_ID_INTEL &&
442 (bridge->device == PCI_DEVICE_ID_INTEL_I960 ||
443 bridge->device == PCI_DEVICE_ID_INTEL_I960RM)) {
444 printk(KERN_INFO "ide: Skipping Promise PDC20265 "
445 "attached to I2O RAID controller\n");
450 return ide_setup_pci_device(dev, d);
453 static const struct pci_device_id pdc202xx_pci_tbl[] = {
454 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 },
455 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 },
456 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 2 },
457 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 3 },
458 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 4 },
461 MODULE_DEVICE_TABLE(pci, pdc202xx_pci_tbl);
463 static struct pci_driver driver = {
464 .name = "Promise_Old_IDE",
465 .id_table = pdc202xx_pci_tbl,
466 .probe = pdc202xx_init_one,
469 static int __init pdc202xx_ide_init(void)
471 return ide_pci_register_driver(&driver);
474 module_init(pdc202xx_ide_init);
476 MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
477 MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
478 MODULE_LICENSE("GPL");