2 * MPC8555 CDS Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "MPC8555CDS", "MPC85xxCDS";
35 d-cache-line-size = <20>; // 32 bytes
36 i-cache-line-size = <20>; // 32 bytes
37 d-cache-size = <8000>; // L1, 32K
38 i-cache-size = <8000>; // L1, 32K
39 timebase-frequency = <0>; // 33 MHz, from uboot
40 bus-frequency = <0>; // 166 MHz
41 clock-frequency = <0>; // 825 MHz, from uboot
46 device_type = "memory";
47 reg = <00000000 08000000>; // 128M at 0x0
54 ranges = <0 e0000000 00100000>;
55 reg = <e0000000 00001000>; // CCSRBAR 1M
58 memory-controller@2000 {
59 compatible = "fsl,8555-memory-controller";
61 interrupt-parent = <&mpic>;
65 l2-cache-controller@20000 {
66 compatible = "fsl,8555-l2-cache-controller";
68 cache-line-size = <20>; // 32 bytes
69 cache-size = <40000>; // L2, 256K
70 interrupt-parent = <&mpic>;
78 compatible = "fsl-i2c";
81 interrupt-parent = <&mpic>;
88 compatible = "fsl,gianfar-mdio";
91 phy0: ethernet-phy@0 {
92 interrupt-parent = <&mpic>;
95 device_type = "ethernet-phy";
97 phy1: ethernet-phy@1 {
98 interrupt-parent = <&mpic>;
101 device_type = "ethernet-phy";
105 enet0: ethernet@24000 {
107 device_type = "network";
109 compatible = "gianfar";
111 local-mac-address = [ 00 00 00 00 00 00 ];
112 interrupts = <1d 2 1e 2 22 2>;
113 interrupt-parent = <&mpic>;
114 phy-handle = <&phy0>;
117 enet1: ethernet@25000 {
119 device_type = "network";
121 compatible = "gianfar";
123 local-mac-address = [ 00 00 00 00 00 00 ];
124 interrupts = <23 2 24 2 28 2>;
125 interrupt-parent = <&mpic>;
126 phy-handle = <&phy1>;
129 serial0: serial@4500 {
131 device_type = "serial";
132 compatible = "ns16550";
133 reg = <4500 100>; // reg base, size
134 clock-frequency = <0>; // should we fill in in uboot?
136 interrupt-parent = <&mpic>;
139 serial1: serial@4600 {
141 device_type = "serial";
142 compatible = "ns16550";
143 reg = <4600 100>; // reg base, size
144 clock-frequency = <0>; // should we fill in in uboot?
146 interrupt-parent = <&mpic>;
150 clock-frequency = <0>;
151 interrupt-controller;
152 #address-cells = <0>;
153 #interrupt-cells = <2>;
155 compatible = "chrp,open-pic";
156 device_type = "open-pic";
161 #address-cells = <1>;
163 compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
168 #address-cells = <1>;
170 ranges = <0 80000 10000>;
173 compatible = "fsl,cpm-muram-data";
174 reg = <0 2000 9000 1000>;
179 compatible = "fsl,mpc8555-brg",
182 reg = <919f0 10 915f0 10>;
186 interrupt-controller;
187 #address-cells = <0>;
188 #interrupt-cells = <2>;
190 interrupt-parent = <&mpic>;
192 compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
199 interrupt-map-mask = <1f800 0 0 7>;
203 08000 0 0 1 &mpic 0 1
204 08000 0 0 2 &mpic 1 1
205 08000 0 0 3 &mpic 2 1
206 08000 0 0 4 &mpic 3 1
209 08800 0 0 1 &mpic 0 1
210 08800 0 0 2 &mpic 1 1
211 08800 0 0 3 &mpic 2 1
212 08800 0 0 4 &mpic 3 1
214 /* IDSEL 0x12 (Slot 1) */
215 09000 0 0 1 &mpic 0 1
216 09000 0 0 2 &mpic 1 1
217 09000 0 0 3 &mpic 2 1
218 09000 0 0 4 &mpic 3 1
220 /* IDSEL 0x13 (Slot 2) */
221 09800 0 0 1 &mpic 1 1
222 09800 0 0 2 &mpic 2 1
223 09800 0 0 3 &mpic 3 1
224 09800 0 0 4 &mpic 0 1
226 /* IDSEL 0x14 (Slot 3) */
227 0a000 0 0 1 &mpic 2 1
228 0a000 0 0 2 &mpic 3 1
229 0a000 0 0 3 &mpic 0 1
230 0a000 0 0 4 &mpic 1 1
232 /* IDSEL 0x15 (Slot 4) */
233 0a800 0 0 1 &mpic 3 1
234 0a800 0 0 2 &mpic 0 1
235 0a800 0 0 3 &mpic 1 1
236 0a800 0 0 4 &mpic 2 1
238 /* Bus 1 (Tundra Bridge) */
239 /* IDSEL 0x12 (ISA bridge) */
240 19000 0 0 1 &mpic 0 1
241 19000 0 0 2 &mpic 1 1
242 19000 0 0 3 &mpic 2 1
243 19000 0 0 4 &mpic 3 1>;
244 interrupt-parent = <&mpic>;
247 ranges = <02000000 0 80000000 80000000 0 20000000
248 01000000 0 00000000 e2000000 0 00100000>;
249 clock-frequency = <3f940aa>;
250 #interrupt-cells = <1>;
252 #address-cells = <3>;
253 reg = <e0008000 1000>;
254 compatible = "fsl,mpc8540-pci";
258 interrupt-controller;
259 device_type = "interrupt-controller";
260 reg = <19000 0 0 0 1>;
261 #address-cells = <0>;
262 #interrupt-cells = <2>;
263 compatible = "chrp,iic";
265 interrupt-parent = <&pci0>;
271 interrupt-map-mask = <f800 0 0 7>;
278 a800 0 0 4 &mpic b 1>;
279 interrupt-parent = <&mpic>;
282 ranges = <02000000 0 a0000000 a0000000 0 20000000
283 01000000 0 00000000 e3000000 0 00100000>;
284 clock-frequency = <3f940aa>;
285 #interrupt-cells = <1>;
287 #address-cells = <3>;
288 reg = <e0009000 1000>;
289 compatible = "fsl,mpc8540-pci";