2 * Copyright (C) 2006-2007 Freescale Semicondutor, Inc. All rights reserved.
4 * Author: Shlomi Gridish <gridish@freescale.com>
5 * Li Yang <leoli@freescale.com>
8 * QE UCC Gigabit Ethernet Driver
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
15 #include <linux/kernel.h>
16 #include <linux/init.h>
17 #include <linux/errno.h>
18 #include <linux/slab.h>
19 #include <linux/stddef.h>
20 #include <linux/interrupt.h>
21 #include <linux/netdevice.h>
22 #include <linux/etherdevice.h>
23 #include <linux/skbuff.h>
24 #include <linux/spinlock.h>
26 #include <linux/dma-mapping.h>
27 #include <linux/fsl_devices.h>
28 #include <linux/mii.h>
29 #include <linux/phy.h>
30 #include <linux/workqueue.h>
32 #include <asm/of_platform.h>
33 #include <asm/uaccess.h>
36 #include <asm/immap_qe.h>
39 #include <asm/ucc_fast.h>
42 #include "ucc_geth_mii.h"
46 #define ugeth_printk(level, format, arg...) \
47 printk(level format "\n", ## arg)
49 #define ugeth_dbg(format, arg...) \
50 ugeth_printk(KERN_DEBUG , format , ## arg)
51 #define ugeth_err(format, arg...) \
52 ugeth_printk(KERN_ERR , format , ## arg)
53 #define ugeth_info(format, arg...) \
54 ugeth_printk(KERN_INFO , format , ## arg)
55 #define ugeth_warn(format, arg...) \
56 ugeth_printk(KERN_WARNING , format , ## arg)
58 #ifdef UGETH_VERBOSE_DEBUG
59 #define ugeth_vdbg ugeth_dbg
61 #define ugeth_vdbg(fmt, args...) do { } while (0)
62 #endif /* UGETH_VERBOSE_DEBUG */
63 #define UGETH_MSG_DEFAULT (NETIF_MSG_IFUP << 1 ) - 1
65 void uec_set_ethtool_ops(struct net_device *netdev);
67 static DEFINE_SPINLOCK(ugeth_lock);
73 module_param_named(debug, debug.msg_enable, int, 0);
74 MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 0xffff=all)");
76 static struct ucc_geth_info ugeth_primary_info = {
78 .bd_mem_part = MEM_PART_SYSTEM,
79 .rtsm = UCC_FAST_SEND_IDLES_BETWEEN_FRAMES,
80 .max_rx_buf_length = 1536,
81 /* adjusted at startup if max-speed 1000 */
82 .urfs = UCC_GETH_URFS_INIT,
83 .urfet = UCC_GETH_URFET_INIT,
84 .urfset = UCC_GETH_URFSET_INIT,
85 .utfs = UCC_GETH_UTFS_INIT,
86 .utfet = UCC_GETH_UTFET_INIT,
87 .utftt = UCC_GETH_UTFTT_INIT,
89 .mode = UCC_FAST_PROTOCOL_MODE_ETHERNET,
90 .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
91 .tenc = UCC_FAST_TX_ENCODING_NRZ,
92 .renc = UCC_FAST_RX_ENCODING_NRZ,
93 .tcrc = UCC_FAST_16_BIT_CRC,
94 .synl = UCC_FAST_SYNC_LEN_NOT_USED,
98 .extendedFilteringChainPointer = ((uint32_t) NULL),
99 .typeorlen = 3072 /*1536 */ ,
100 .nonBackToBackIfgPart1 = 0x40,
101 .nonBackToBackIfgPart2 = 0x60,
102 .miminumInterFrameGapEnforcement = 0x50,
103 .backToBackInterFrameGap = 0x60,
107 .strictpriorityq = 0xff,
108 .altBebTruncation = 0xa,
110 .maxRetransmission = 0xf,
111 .collisionWindow = 0x37,
112 .receiveFlowControl = 1,
113 .transmitFlowControl = 1,
114 .maxGroupAddrInHash = 4,
115 .maxIndAddrInHash = 4,
117 .maxFrameLength = 1518,
118 .minFrameLength = 64,
122 .ecamptr = ((uint32_t) NULL),
123 .eventRegMask = UCCE_OTHER,
124 .pausePeriod = 0xf000,
125 .interruptcoalescingmaxvalue = {1, 1, 1, 1, 1, 1, 1, 1},
146 .numStationAddresses = UCC_GETH_NUM_OF_STATION_ADDRESSES_1,
147 .largestexternallookupkeysize =
148 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE,
149 .statisticsMode = UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE |
150 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX |
151 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX,
152 .vlanOperationTagged = UCC_GETH_VLAN_OPERATION_TAGGED_NOP,
153 .vlanOperationNonTagged = UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP,
154 .rxQoSMode = UCC_GETH_QOS_MODE_DEFAULT,
155 .aufc = UPSMR_AUTOMATIC_FLOW_CONTROL_MODE_NONE,
156 .padAndCrc = MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC,
157 .numThreadsTx = UCC_GETH_NUM_OF_THREADS_1,
158 .numThreadsRx = UCC_GETH_NUM_OF_THREADS_1,
159 .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
160 .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
163 static struct ucc_geth_info ugeth_info[8];
166 static void mem_disp(u8 *addr, int size)
169 int size16Aling = (size >> 4) << 4;
170 int size4Aling = (size >> 2) << 2;
175 for (i = addr; (u32) i < (u32) addr + size16Aling; i += 16)
176 printk("0x%08x: %08x %08x %08x %08x\r\n",
180 *((u32 *) (i + 8)), *((u32 *) (i + 12)));
182 printk("0x%08x: ", (u32) i);
183 for (; (u32) i < (u32) addr + size4Aling; i += 4)
184 printk("%08x ", *((u32 *) (i)));
185 for (; (u32) i < (u32) addr + size; i++)
186 printk("%02x", *((u8 *) (i)));
192 #ifdef CONFIG_UGETH_FILTERING
193 static void enqueue(struct list_head *node, struct list_head *lh)
197 spin_lock_irqsave(&ugeth_lock, flags);
198 list_add_tail(node, lh);
199 spin_unlock_irqrestore(&ugeth_lock, flags);
201 #endif /* CONFIG_UGETH_FILTERING */
203 static struct list_head *dequeue(struct list_head *lh)
207 spin_lock_irqsave(&ugeth_lock, flags);
208 if (!list_empty(lh)) {
209 struct list_head *node = lh->next;
211 spin_unlock_irqrestore(&ugeth_lock, flags);
214 spin_unlock_irqrestore(&ugeth_lock, flags);
219 static struct sk_buff *get_new_skb(struct ucc_geth_private *ugeth, u8 *bd)
221 struct sk_buff *skb = NULL;
223 skb = dev_alloc_skb(ugeth->ug_info->uf_info.max_rx_buf_length +
224 UCC_GETH_RX_DATA_BUF_ALIGNMENT);
229 /* We need the data buffer to be aligned properly. We will reserve
230 * as many bytes as needed to align the data properly
233 UCC_GETH_RX_DATA_BUF_ALIGNMENT -
234 (((unsigned)skb->data) & (UCC_GETH_RX_DATA_BUF_ALIGNMENT -
237 skb->dev = ugeth->dev;
239 out_be32(&((struct qe_bd *)bd)->buf,
242 ugeth->ug_info->uf_info.max_rx_buf_length +
243 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
246 out_be32((u32 *)bd, (R_E | R_I | (in_be32((u32 *)bd) & R_W)));
251 static int rx_bd_buffer_set(struct ucc_geth_private *ugeth, u8 rxQ)
258 bd = ugeth->p_rx_bd_ring[rxQ];
262 bd_status = in_be32((u32*)bd);
263 skb = get_new_skb(ugeth, bd);
265 if (!skb) /* If can not allocate data buffer,
266 abort. Cleanup will be elsewhere */
269 ugeth->rx_skbuff[rxQ][i] = skb;
271 /* advance the BD pointer */
272 bd += sizeof(struct qe_bd);
274 } while (!(bd_status & R_W));
279 static int fill_init_enet_entries(struct ucc_geth_private *ugeth,
280 volatile u32 *p_start,
283 u32 thread_alignment,
284 enum qe_risc_allocation risc,
285 int skip_page_for_first_entry)
287 u32 init_enet_offset;
291 for (i = 0; i < num_entries; i++) {
292 if ((snum = qe_get_snum()) < 0) {
293 if (netif_msg_ifup(ugeth))
294 ugeth_err("fill_init_enet_entries: Can not get SNUM.");
297 if ((i == 0) && skip_page_for_first_entry)
298 /* First entry of Rx does not have page */
299 init_enet_offset = 0;
302 qe_muram_alloc(thread_size, thread_alignment);
303 if (IS_ERR_VALUE(init_enet_offset)) {
304 if (netif_msg_ifup(ugeth))
305 ugeth_err("fill_init_enet_entries: Can not allocate DPRAM memory.");
306 qe_put_snum((u8) snum);
311 ((u8) snum << ENET_INIT_PARAM_SNUM_SHIFT) | init_enet_offset
318 static int return_init_enet_entries(struct ucc_geth_private *ugeth,
319 volatile u32 *p_start,
321 enum qe_risc_allocation risc,
322 int skip_page_for_first_entry)
324 u32 init_enet_offset;
328 for (i = 0; i < num_entries; i++) {
329 /* Check that this entry was actually valid --
330 needed in case failed in allocations */
331 if ((*p_start & ENET_INIT_PARAM_RISC_MASK) == risc) {
333 (u32) (*p_start & ENET_INIT_PARAM_SNUM_MASK) >>
334 ENET_INIT_PARAM_SNUM_SHIFT;
335 qe_put_snum((u8) snum);
336 if (!((i == 0) && skip_page_for_first_entry)) {
337 /* First entry of Rx does not have page */
340 ENET_INIT_PARAM_PTR_MASK);
341 qe_muram_free(init_enet_offset);
343 *(p_start++) = 0; /* Just for cosmetics */
351 static int dump_init_enet_entries(struct ucc_geth_private *ugeth,
352 volatile u32 *p_start,
355 enum qe_risc_allocation risc,
356 int skip_page_for_first_entry)
358 u32 init_enet_offset;
362 for (i = 0; i < num_entries; i++) {
363 /* Check that this entry was actually valid --
364 needed in case failed in allocations */
365 if ((*p_start & ENET_INIT_PARAM_RISC_MASK) == risc) {
367 (u32) (*p_start & ENET_INIT_PARAM_SNUM_MASK) >>
368 ENET_INIT_PARAM_SNUM_SHIFT;
369 qe_put_snum((u8) snum);
370 if (!((i == 0) && skip_page_for_first_entry)) {
371 /* First entry of Rx does not have page */
374 ENET_INIT_PARAM_PTR_MASK);
375 ugeth_info("Init enet entry %d:", i);
376 ugeth_info("Base address: 0x%08x",
378 qe_muram_addr(init_enet_offset));
379 mem_disp(qe_muram_addr(init_enet_offset),
390 #ifdef CONFIG_UGETH_FILTERING
391 static struct enet_addr_container *get_enet_addr_container(void)
393 struct enet_addr_container *enet_addr_cont;
395 /* allocate memory */
396 enet_addr_cont = kmalloc(sizeof(struct enet_addr_container), GFP_KERNEL);
397 if (!enet_addr_cont) {
398 ugeth_err("%s: No memory for enet_addr_container object.",
403 return enet_addr_cont;
405 #endif /* CONFIG_UGETH_FILTERING */
407 static void put_enet_addr_container(struct enet_addr_container *enet_addr_cont)
409 kfree(enet_addr_cont);
412 static void set_mac_addr(__be16 __iomem *reg, u8 *mac)
414 out_be16(®[0], ((u16)mac[5] << 8) | mac[4]);
415 out_be16(®[1], ((u16)mac[3] << 8) | mac[2]);
416 out_be16(®[2], ((u16)mac[1] << 8) | mac[0]);
419 #ifdef CONFIG_UGETH_FILTERING
420 static int hw_add_addr_in_paddr(struct ucc_geth_private *ugeth,
421 u8 *p_enet_addr, u8 paddr_num)
423 struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
425 if (!(paddr_num < NUM_OF_PADDRS)) {
426 ugeth_warn("%s: Illegal paddr_num.", __FUNCTION__);
431 (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
434 /* Ethernet frames are defined in Little Endian mode, */
435 /* therefore to insert the address we reverse the bytes. */
436 set_mac_addr(&p_82xx_addr_filt->paddr[paddr_num].h, p_enet_addr);
439 #endif /* CONFIG_UGETH_FILTERING */
441 static int hw_clear_addr_in_paddr(struct ucc_geth_private *ugeth, u8 paddr_num)
443 struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
445 if (!(paddr_num < NUM_OF_PADDRS)) {
446 ugeth_warn("%s: Illagel paddr_num.", __FUNCTION__);
451 (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
454 /* Writing address ff.ff.ff.ff.ff.ff disables address
455 recognition for this register */
456 out_be16(&p_82xx_addr_filt->paddr[paddr_num].h, 0xffff);
457 out_be16(&p_82xx_addr_filt->paddr[paddr_num].m, 0xffff);
458 out_be16(&p_82xx_addr_filt->paddr[paddr_num].l, 0xffff);
463 static void hw_add_addr_in_hash(struct ucc_geth_private *ugeth,
466 struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
470 (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
474 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
476 /* Ethernet frames are defined in Little Endian mode,
477 therefor to insert */
478 /* the address to the hash (Big Endian mode), we reverse the bytes.*/
480 set_mac_addr(&p_82xx_addr_filt->taddr.h, p_enet_addr);
482 qe_issue_cmd(QE_SET_GROUP_ADDRESS, cecr_subblock,
483 QE_CR_PROTOCOL_ETHERNET, 0);
486 #ifdef CONFIG_UGETH_MAGIC_PACKET
487 static void magic_packet_detection_enable(struct ucc_geth_private *ugeth)
489 struct ucc_fast_private *uccf;
490 struct ucc_geth *ug_regs;
494 ug_regs = ugeth->ug_regs;
496 /* Enable interrupts for magic packet detection */
497 uccm = in_be32(uccf->p_uccm);
499 out_be32(uccf->p_uccm, uccm);
501 /* Enable magic packet detection */
502 maccfg2 = in_be32(&ug_regs->maccfg2);
503 maccfg2 |= MACCFG2_MPE;
504 out_be32(&ug_regs->maccfg2, maccfg2);
507 static void magic_packet_detection_disable(struct ucc_geth_private *ugeth)
509 struct ucc_fast_private *uccf;
510 struct ucc_geth *ug_regs;
514 ug_regs = ugeth->ug_regs;
516 /* Disable interrupts for magic packet detection */
517 uccm = in_be32(uccf->p_uccm);
519 out_be32(uccf->p_uccm, uccm);
521 /* Disable magic packet detection */
522 maccfg2 = in_be32(&ug_regs->maccfg2);
523 maccfg2 &= ~MACCFG2_MPE;
524 out_be32(&ug_regs->maccfg2, maccfg2);
526 #endif /* MAGIC_PACKET */
528 static inline int compare_addr(u8 **addr1, u8 **addr2)
530 return memcmp(addr1, addr2, ENET_NUM_OCTETS_PER_ADDRESS);
534 static void get_statistics(struct ucc_geth_private *ugeth,
535 struct ucc_geth_tx_firmware_statistics *
536 tx_firmware_statistics,
537 struct ucc_geth_rx_firmware_statistics *
538 rx_firmware_statistics,
539 struct ucc_geth_hardware_statistics *hardware_statistics)
541 struct ucc_fast *uf_regs;
542 struct ucc_geth *ug_regs;
543 struct ucc_geth_tx_firmware_statistics_pram *p_tx_fw_statistics_pram;
544 struct ucc_geth_rx_firmware_statistics_pram *p_rx_fw_statistics_pram;
546 ug_regs = ugeth->ug_regs;
547 uf_regs = (struct ucc_fast *) ug_regs;
548 p_tx_fw_statistics_pram = ugeth->p_tx_fw_statistics_pram;
549 p_rx_fw_statistics_pram = ugeth->p_rx_fw_statistics_pram;
551 /* Tx firmware only if user handed pointer and driver actually
552 gathers Tx firmware statistics */
553 if (tx_firmware_statistics && p_tx_fw_statistics_pram) {
554 tx_firmware_statistics->sicoltx =
555 in_be32(&p_tx_fw_statistics_pram->sicoltx);
556 tx_firmware_statistics->mulcoltx =
557 in_be32(&p_tx_fw_statistics_pram->mulcoltx);
558 tx_firmware_statistics->latecoltxfr =
559 in_be32(&p_tx_fw_statistics_pram->latecoltxfr);
560 tx_firmware_statistics->frabortduecol =
561 in_be32(&p_tx_fw_statistics_pram->frabortduecol);
562 tx_firmware_statistics->frlostinmactxer =
563 in_be32(&p_tx_fw_statistics_pram->frlostinmactxer);
564 tx_firmware_statistics->carriersenseertx =
565 in_be32(&p_tx_fw_statistics_pram->carriersenseertx);
566 tx_firmware_statistics->frtxok =
567 in_be32(&p_tx_fw_statistics_pram->frtxok);
568 tx_firmware_statistics->txfrexcessivedefer =
569 in_be32(&p_tx_fw_statistics_pram->txfrexcessivedefer);
570 tx_firmware_statistics->txpkts256 =
571 in_be32(&p_tx_fw_statistics_pram->txpkts256);
572 tx_firmware_statistics->txpkts512 =
573 in_be32(&p_tx_fw_statistics_pram->txpkts512);
574 tx_firmware_statistics->txpkts1024 =
575 in_be32(&p_tx_fw_statistics_pram->txpkts1024);
576 tx_firmware_statistics->txpktsjumbo =
577 in_be32(&p_tx_fw_statistics_pram->txpktsjumbo);
580 /* Rx firmware only if user handed pointer and driver actually
581 * gathers Rx firmware statistics */
582 if (rx_firmware_statistics && p_rx_fw_statistics_pram) {
584 rx_firmware_statistics->frrxfcser =
585 in_be32(&p_rx_fw_statistics_pram->frrxfcser);
586 rx_firmware_statistics->fraligner =
587 in_be32(&p_rx_fw_statistics_pram->fraligner);
588 rx_firmware_statistics->inrangelenrxer =
589 in_be32(&p_rx_fw_statistics_pram->inrangelenrxer);
590 rx_firmware_statistics->outrangelenrxer =
591 in_be32(&p_rx_fw_statistics_pram->outrangelenrxer);
592 rx_firmware_statistics->frtoolong =
593 in_be32(&p_rx_fw_statistics_pram->frtoolong);
594 rx_firmware_statistics->runt =
595 in_be32(&p_rx_fw_statistics_pram->runt);
596 rx_firmware_statistics->verylongevent =
597 in_be32(&p_rx_fw_statistics_pram->verylongevent);
598 rx_firmware_statistics->symbolerror =
599 in_be32(&p_rx_fw_statistics_pram->symbolerror);
600 rx_firmware_statistics->dropbsy =
601 in_be32(&p_rx_fw_statistics_pram->dropbsy);
602 for (i = 0; i < 0x8; i++)
603 rx_firmware_statistics->res0[i] =
604 p_rx_fw_statistics_pram->res0[i];
605 rx_firmware_statistics->mismatchdrop =
606 in_be32(&p_rx_fw_statistics_pram->mismatchdrop);
607 rx_firmware_statistics->underpkts =
608 in_be32(&p_rx_fw_statistics_pram->underpkts);
609 rx_firmware_statistics->pkts256 =
610 in_be32(&p_rx_fw_statistics_pram->pkts256);
611 rx_firmware_statistics->pkts512 =
612 in_be32(&p_rx_fw_statistics_pram->pkts512);
613 rx_firmware_statistics->pkts1024 =
614 in_be32(&p_rx_fw_statistics_pram->pkts1024);
615 rx_firmware_statistics->pktsjumbo =
616 in_be32(&p_rx_fw_statistics_pram->pktsjumbo);
617 rx_firmware_statistics->frlossinmacer =
618 in_be32(&p_rx_fw_statistics_pram->frlossinmacer);
619 rx_firmware_statistics->pausefr =
620 in_be32(&p_rx_fw_statistics_pram->pausefr);
621 for (i = 0; i < 0x4; i++)
622 rx_firmware_statistics->res1[i] =
623 p_rx_fw_statistics_pram->res1[i];
624 rx_firmware_statistics->removevlan =
625 in_be32(&p_rx_fw_statistics_pram->removevlan);
626 rx_firmware_statistics->replacevlan =
627 in_be32(&p_rx_fw_statistics_pram->replacevlan);
628 rx_firmware_statistics->insertvlan =
629 in_be32(&p_rx_fw_statistics_pram->insertvlan);
632 /* Hardware only if user handed pointer and driver actually
633 gathers hardware statistics */
634 if (hardware_statistics && (in_be32(&uf_regs->upsmr) & UPSMR_HSE)) {
635 hardware_statistics->tx64 = in_be32(&ug_regs->tx64);
636 hardware_statistics->tx127 = in_be32(&ug_regs->tx127);
637 hardware_statistics->tx255 = in_be32(&ug_regs->tx255);
638 hardware_statistics->rx64 = in_be32(&ug_regs->rx64);
639 hardware_statistics->rx127 = in_be32(&ug_regs->rx127);
640 hardware_statistics->rx255 = in_be32(&ug_regs->rx255);
641 hardware_statistics->txok = in_be32(&ug_regs->txok);
642 hardware_statistics->txcf = in_be16(&ug_regs->txcf);
643 hardware_statistics->tmca = in_be32(&ug_regs->tmca);
644 hardware_statistics->tbca = in_be32(&ug_regs->tbca);
645 hardware_statistics->rxfok = in_be32(&ug_regs->rxfok);
646 hardware_statistics->rxbok = in_be32(&ug_regs->rxbok);
647 hardware_statistics->rbyt = in_be32(&ug_regs->rbyt);
648 hardware_statistics->rmca = in_be32(&ug_regs->rmca);
649 hardware_statistics->rbca = in_be32(&ug_regs->rbca);
653 static void dump_bds(struct ucc_geth_private *ugeth)
658 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
659 if (ugeth->p_tx_bd_ring[i]) {
661 (ugeth->ug_info->bdRingLenTx[i] *
662 sizeof(struct qe_bd));
663 ugeth_info("TX BDs[%d]", i);
664 mem_disp(ugeth->p_tx_bd_ring[i], length);
667 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
668 if (ugeth->p_rx_bd_ring[i]) {
670 (ugeth->ug_info->bdRingLenRx[i] *
671 sizeof(struct qe_bd));
672 ugeth_info("RX BDs[%d]", i);
673 mem_disp(ugeth->p_rx_bd_ring[i], length);
678 static void dump_regs(struct ucc_geth_private *ugeth)
682 ugeth_info("UCC%d Geth registers:", ugeth->ug_info->uf_info.ucc_num);
683 ugeth_info("Base address: 0x%08x", (u32) ugeth->ug_regs);
685 ugeth_info("maccfg1 : addr - 0x%08x, val - 0x%08x",
686 (u32) & ugeth->ug_regs->maccfg1,
687 in_be32(&ugeth->ug_regs->maccfg1));
688 ugeth_info("maccfg2 : addr - 0x%08x, val - 0x%08x",
689 (u32) & ugeth->ug_regs->maccfg2,
690 in_be32(&ugeth->ug_regs->maccfg2));
691 ugeth_info("ipgifg : addr - 0x%08x, val - 0x%08x",
692 (u32) & ugeth->ug_regs->ipgifg,
693 in_be32(&ugeth->ug_regs->ipgifg));
694 ugeth_info("hafdup : addr - 0x%08x, val - 0x%08x",
695 (u32) & ugeth->ug_regs->hafdup,
696 in_be32(&ugeth->ug_regs->hafdup));
697 ugeth_info("ifctl : addr - 0x%08x, val - 0x%08x",
698 (u32) & ugeth->ug_regs->ifctl,
699 in_be32(&ugeth->ug_regs->ifctl));
700 ugeth_info("ifstat : addr - 0x%08x, val - 0x%08x",
701 (u32) & ugeth->ug_regs->ifstat,
702 in_be32(&ugeth->ug_regs->ifstat));
703 ugeth_info("macstnaddr1: addr - 0x%08x, val - 0x%08x",
704 (u32) & ugeth->ug_regs->macstnaddr1,
705 in_be32(&ugeth->ug_regs->macstnaddr1));
706 ugeth_info("macstnaddr2: addr - 0x%08x, val - 0x%08x",
707 (u32) & ugeth->ug_regs->macstnaddr2,
708 in_be32(&ugeth->ug_regs->macstnaddr2));
709 ugeth_info("uempr : addr - 0x%08x, val - 0x%08x",
710 (u32) & ugeth->ug_regs->uempr,
711 in_be32(&ugeth->ug_regs->uempr));
712 ugeth_info("utbipar : addr - 0x%08x, val - 0x%08x",
713 (u32) & ugeth->ug_regs->utbipar,
714 in_be32(&ugeth->ug_regs->utbipar));
715 ugeth_info("uescr : addr - 0x%08x, val - 0x%04x",
716 (u32) & ugeth->ug_regs->uescr,
717 in_be16(&ugeth->ug_regs->uescr));
718 ugeth_info("tx64 : addr - 0x%08x, val - 0x%08x",
719 (u32) & ugeth->ug_regs->tx64,
720 in_be32(&ugeth->ug_regs->tx64));
721 ugeth_info("tx127 : addr - 0x%08x, val - 0x%08x",
722 (u32) & ugeth->ug_regs->tx127,
723 in_be32(&ugeth->ug_regs->tx127));
724 ugeth_info("tx255 : addr - 0x%08x, val - 0x%08x",
725 (u32) & ugeth->ug_regs->tx255,
726 in_be32(&ugeth->ug_regs->tx255));
727 ugeth_info("rx64 : addr - 0x%08x, val - 0x%08x",
728 (u32) & ugeth->ug_regs->rx64,
729 in_be32(&ugeth->ug_regs->rx64));
730 ugeth_info("rx127 : addr - 0x%08x, val - 0x%08x",
731 (u32) & ugeth->ug_regs->rx127,
732 in_be32(&ugeth->ug_regs->rx127));
733 ugeth_info("rx255 : addr - 0x%08x, val - 0x%08x",
734 (u32) & ugeth->ug_regs->rx255,
735 in_be32(&ugeth->ug_regs->rx255));
736 ugeth_info("txok : addr - 0x%08x, val - 0x%08x",
737 (u32) & ugeth->ug_regs->txok,
738 in_be32(&ugeth->ug_regs->txok));
739 ugeth_info("txcf : addr - 0x%08x, val - 0x%04x",
740 (u32) & ugeth->ug_regs->txcf,
741 in_be16(&ugeth->ug_regs->txcf));
742 ugeth_info("tmca : addr - 0x%08x, val - 0x%08x",
743 (u32) & ugeth->ug_regs->tmca,
744 in_be32(&ugeth->ug_regs->tmca));
745 ugeth_info("tbca : addr - 0x%08x, val - 0x%08x",
746 (u32) & ugeth->ug_regs->tbca,
747 in_be32(&ugeth->ug_regs->tbca));
748 ugeth_info("rxfok : addr - 0x%08x, val - 0x%08x",
749 (u32) & ugeth->ug_regs->rxfok,
750 in_be32(&ugeth->ug_regs->rxfok));
751 ugeth_info("rxbok : addr - 0x%08x, val - 0x%08x",
752 (u32) & ugeth->ug_regs->rxbok,
753 in_be32(&ugeth->ug_regs->rxbok));
754 ugeth_info("rbyt : addr - 0x%08x, val - 0x%08x",
755 (u32) & ugeth->ug_regs->rbyt,
756 in_be32(&ugeth->ug_regs->rbyt));
757 ugeth_info("rmca : addr - 0x%08x, val - 0x%08x",
758 (u32) & ugeth->ug_regs->rmca,
759 in_be32(&ugeth->ug_regs->rmca));
760 ugeth_info("rbca : addr - 0x%08x, val - 0x%08x",
761 (u32) & ugeth->ug_regs->rbca,
762 in_be32(&ugeth->ug_regs->rbca));
763 ugeth_info("scar : addr - 0x%08x, val - 0x%08x",
764 (u32) & ugeth->ug_regs->scar,
765 in_be32(&ugeth->ug_regs->scar));
766 ugeth_info("scam : addr - 0x%08x, val - 0x%08x",
767 (u32) & ugeth->ug_regs->scam,
768 in_be32(&ugeth->ug_regs->scam));
770 if (ugeth->p_thread_data_tx) {
771 int numThreadsTxNumerical;
772 switch (ugeth->ug_info->numThreadsTx) {
773 case UCC_GETH_NUM_OF_THREADS_1:
774 numThreadsTxNumerical = 1;
776 case UCC_GETH_NUM_OF_THREADS_2:
777 numThreadsTxNumerical = 2;
779 case UCC_GETH_NUM_OF_THREADS_4:
780 numThreadsTxNumerical = 4;
782 case UCC_GETH_NUM_OF_THREADS_6:
783 numThreadsTxNumerical = 6;
785 case UCC_GETH_NUM_OF_THREADS_8:
786 numThreadsTxNumerical = 8;
789 numThreadsTxNumerical = 0;
793 ugeth_info("Thread data TXs:");
794 ugeth_info("Base address: 0x%08x",
795 (u32) ugeth->p_thread_data_tx);
796 for (i = 0; i < numThreadsTxNumerical; i++) {
797 ugeth_info("Thread data TX[%d]:", i);
798 ugeth_info("Base address: 0x%08x",
799 (u32) & ugeth->p_thread_data_tx[i]);
800 mem_disp((u8 *) & ugeth->p_thread_data_tx[i],
801 sizeof(struct ucc_geth_thread_data_tx));
804 if (ugeth->p_thread_data_rx) {
805 int numThreadsRxNumerical;
806 switch (ugeth->ug_info->numThreadsRx) {
807 case UCC_GETH_NUM_OF_THREADS_1:
808 numThreadsRxNumerical = 1;
810 case UCC_GETH_NUM_OF_THREADS_2:
811 numThreadsRxNumerical = 2;
813 case UCC_GETH_NUM_OF_THREADS_4:
814 numThreadsRxNumerical = 4;
816 case UCC_GETH_NUM_OF_THREADS_6:
817 numThreadsRxNumerical = 6;
819 case UCC_GETH_NUM_OF_THREADS_8:
820 numThreadsRxNumerical = 8;
823 numThreadsRxNumerical = 0;
827 ugeth_info("Thread data RX:");
828 ugeth_info("Base address: 0x%08x",
829 (u32) ugeth->p_thread_data_rx);
830 for (i = 0; i < numThreadsRxNumerical; i++) {
831 ugeth_info("Thread data RX[%d]:", i);
832 ugeth_info("Base address: 0x%08x",
833 (u32) & ugeth->p_thread_data_rx[i]);
834 mem_disp((u8 *) & ugeth->p_thread_data_rx[i],
835 sizeof(struct ucc_geth_thread_data_rx));
838 if (ugeth->p_exf_glbl_param) {
839 ugeth_info("EXF global param:");
840 ugeth_info("Base address: 0x%08x",
841 (u32) ugeth->p_exf_glbl_param);
842 mem_disp((u8 *) ugeth->p_exf_glbl_param,
843 sizeof(*ugeth->p_exf_glbl_param));
845 if (ugeth->p_tx_glbl_pram) {
846 ugeth_info("TX global param:");
847 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_tx_glbl_pram);
848 ugeth_info("temoder : addr - 0x%08x, val - 0x%04x",
849 (u32) & ugeth->p_tx_glbl_pram->temoder,
850 in_be16(&ugeth->p_tx_glbl_pram->temoder));
851 ugeth_info("sqptr : addr - 0x%08x, val - 0x%08x",
852 (u32) & ugeth->p_tx_glbl_pram->sqptr,
853 in_be32(&ugeth->p_tx_glbl_pram->sqptr));
854 ugeth_info("schedulerbasepointer: addr - 0x%08x, val - 0x%08x",
855 (u32) & ugeth->p_tx_glbl_pram->schedulerbasepointer,
856 in_be32(&ugeth->p_tx_glbl_pram->
857 schedulerbasepointer));
858 ugeth_info("txrmonbaseptr: addr - 0x%08x, val - 0x%08x",
859 (u32) & ugeth->p_tx_glbl_pram->txrmonbaseptr,
860 in_be32(&ugeth->p_tx_glbl_pram->txrmonbaseptr));
861 ugeth_info("tstate : addr - 0x%08x, val - 0x%08x",
862 (u32) & ugeth->p_tx_glbl_pram->tstate,
863 in_be32(&ugeth->p_tx_glbl_pram->tstate));
864 ugeth_info("iphoffset[0] : addr - 0x%08x, val - 0x%02x",
865 (u32) & ugeth->p_tx_glbl_pram->iphoffset[0],
866 ugeth->p_tx_glbl_pram->iphoffset[0]);
867 ugeth_info("iphoffset[1] : addr - 0x%08x, val - 0x%02x",
868 (u32) & ugeth->p_tx_glbl_pram->iphoffset[1],
869 ugeth->p_tx_glbl_pram->iphoffset[1]);
870 ugeth_info("iphoffset[2] : addr - 0x%08x, val - 0x%02x",
871 (u32) & ugeth->p_tx_glbl_pram->iphoffset[2],
872 ugeth->p_tx_glbl_pram->iphoffset[2]);
873 ugeth_info("iphoffset[3] : addr - 0x%08x, val - 0x%02x",
874 (u32) & ugeth->p_tx_glbl_pram->iphoffset[3],
875 ugeth->p_tx_glbl_pram->iphoffset[3]);
876 ugeth_info("iphoffset[4] : addr - 0x%08x, val - 0x%02x",
877 (u32) & ugeth->p_tx_glbl_pram->iphoffset[4],
878 ugeth->p_tx_glbl_pram->iphoffset[4]);
879 ugeth_info("iphoffset[5] : addr - 0x%08x, val - 0x%02x",
880 (u32) & ugeth->p_tx_glbl_pram->iphoffset[5],
881 ugeth->p_tx_glbl_pram->iphoffset[5]);
882 ugeth_info("iphoffset[6] : addr - 0x%08x, val - 0x%02x",
883 (u32) & ugeth->p_tx_glbl_pram->iphoffset[6],
884 ugeth->p_tx_glbl_pram->iphoffset[6]);
885 ugeth_info("iphoffset[7] : addr - 0x%08x, val - 0x%02x",
886 (u32) & ugeth->p_tx_glbl_pram->iphoffset[7],
887 ugeth->p_tx_glbl_pram->iphoffset[7]);
888 ugeth_info("vtagtable[0] : addr - 0x%08x, val - 0x%08x",
889 (u32) & ugeth->p_tx_glbl_pram->vtagtable[0],
890 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[0]));
891 ugeth_info("vtagtable[1] : addr - 0x%08x, val - 0x%08x",
892 (u32) & ugeth->p_tx_glbl_pram->vtagtable[1],
893 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[1]));
894 ugeth_info("vtagtable[2] : addr - 0x%08x, val - 0x%08x",
895 (u32) & ugeth->p_tx_glbl_pram->vtagtable[2],
896 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[2]));
897 ugeth_info("vtagtable[3] : addr - 0x%08x, val - 0x%08x",
898 (u32) & ugeth->p_tx_glbl_pram->vtagtable[3],
899 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[3]));
900 ugeth_info("vtagtable[4] : addr - 0x%08x, val - 0x%08x",
901 (u32) & ugeth->p_tx_glbl_pram->vtagtable[4],
902 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[4]));
903 ugeth_info("vtagtable[5] : addr - 0x%08x, val - 0x%08x",
904 (u32) & ugeth->p_tx_glbl_pram->vtagtable[5],
905 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[5]));
906 ugeth_info("vtagtable[6] : addr - 0x%08x, val - 0x%08x",
907 (u32) & ugeth->p_tx_glbl_pram->vtagtable[6],
908 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[6]));
909 ugeth_info("vtagtable[7] : addr - 0x%08x, val - 0x%08x",
910 (u32) & ugeth->p_tx_glbl_pram->vtagtable[7],
911 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[7]));
912 ugeth_info("tqptr : addr - 0x%08x, val - 0x%08x",
913 (u32) & ugeth->p_tx_glbl_pram->tqptr,
914 in_be32(&ugeth->p_tx_glbl_pram->tqptr));
916 if (ugeth->p_rx_glbl_pram) {
917 ugeth_info("RX global param:");
918 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_glbl_pram);
919 ugeth_info("remoder : addr - 0x%08x, val - 0x%08x",
920 (u32) & ugeth->p_rx_glbl_pram->remoder,
921 in_be32(&ugeth->p_rx_glbl_pram->remoder));
922 ugeth_info("rqptr : addr - 0x%08x, val - 0x%08x",
923 (u32) & ugeth->p_rx_glbl_pram->rqptr,
924 in_be32(&ugeth->p_rx_glbl_pram->rqptr));
925 ugeth_info("typeorlen : addr - 0x%08x, val - 0x%04x",
926 (u32) & ugeth->p_rx_glbl_pram->typeorlen,
927 in_be16(&ugeth->p_rx_glbl_pram->typeorlen));
928 ugeth_info("rxgstpack : addr - 0x%08x, val - 0x%02x",
929 (u32) & ugeth->p_rx_glbl_pram->rxgstpack,
930 ugeth->p_rx_glbl_pram->rxgstpack);
931 ugeth_info("rxrmonbaseptr : addr - 0x%08x, val - 0x%08x",
932 (u32) & ugeth->p_rx_glbl_pram->rxrmonbaseptr,
933 in_be32(&ugeth->p_rx_glbl_pram->rxrmonbaseptr));
934 ugeth_info("intcoalescingptr: addr - 0x%08x, val - 0x%08x",
935 (u32) & ugeth->p_rx_glbl_pram->intcoalescingptr,
936 in_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr));
937 ugeth_info("rstate : addr - 0x%08x, val - 0x%02x",
938 (u32) & ugeth->p_rx_glbl_pram->rstate,
939 ugeth->p_rx_glbl_pram->rstate);
940 ugeth_info("mrblr : addr - 0x%08x, val - 0x%04x",
941 (u32) & ugeth->p_rx_glbl_pram->mrblr,
942 in_be16(&ugeth->p_rx_glbl_pram->mrblr));
943 ugeth_info("rbdqptr : addr - 0x%08x, val - 0x%08x",
944 (u32) & ugeth->p_rx_glbl_pram->rbdqptr,
945 in_be32(&ugeth->p_rx_glbl_pram->rbdqptr));
946 ugeth_info("mflr : addr - 0x%08x, val - 0x%04x",
947 (u32) & ugeth->p_rx_glbl_pram->mflr,
948 in_be16(&ugeth->p_rx_glbl_pram->mflr));
949 ugeth_info("minflr : addr - 0x%08x, val - 0x%04x",
950 (u32) & ugeth->p_rx_glbl_pram->minflr,
951 in_be16(&ugeth->p_rx_glbl_pram->minflr));
952 ugeth_info("maxd1 : addr - 0x%08x, val - 0x%04x",
953 (u32) & ugeth->p_rx_glbl_pram->maxd1,
954 in_be16(&ugeth->p_rx_glbl_pram->maxd1));
955 ugeth_info("maxd2 : addr - 0x%08x, val - 0x%04x",
956 (u32) & ugeth->p_rx_glbl_pram->maxd2,
957 in_be16(&ugeth->p_rx_glbl_pram->maxd2));
958 ugeth_info("ecamptr : addr - 0x%08x, val - 0x%08x",
959 (u32) & ugeth->p_rx_glbl_pram->ecamptr,
960 in_be32(&ugeth->p_rx_glbl_pram->ecamptr));
961 ugeth_info("l2qt : addr - 0x%08x, val - 0x%08x",
962 (u32) & ugeth->p_rx_glbl_pram->l2qt,
963 in_be32(&ugeth->p_rx_glbl_pram->l2qt));
964 ugeth_info("l3qt[0] : addr - 0x%08x, val - 0x%08x",
965 (u32) & ugeth->p_rx_glbl_pram->l3qt[0],
966 in_be32(&ugeth->p_rx_glbl_pram->l3qt[0]));
967 ugeth_info("l3qt[1] : addr - 0x%08x, val - 0x%08x",
968 (u32) & ugeth->p_rx_glbl_pram->l3qt[1],
969 in_be32(&ugeth->p_rx_glbl_pram->l3qt[1]));
970 ugeth_info("l3qt[2] : addr - 0x%08x, val - 0x%08x",
971 (u32) & ugeth->p_rx_glbl_pram->l3qt[2],
972 in_be32(&ugeth->p_rx_glbl_pram->l3qt[2]));
973 ugeth_info("l3qt[3] : addr - 0x%08x, val - 0x%08x",
974 (u32) & ugeth->p_rx_glbl_pram->l3qt[3],
975 in_be32(&ugeth->p_rx_glbl_pram->l3qt[3]));
976 ugeth_info("l3qt[4] : addr - 0x%08x, val - 0x%08x",
977 (u32) & ugeth->p_rx_glbl_pram->l3qt[4],
978 in_be32(&ugeth->p_rx_glbl_pram->l3qt[4]));
979 ugeth_info("l3qt[5] : addr - 0x%08x, val - 0x%08x",
980 (u32) & ugeth->p_rx_glbl_pram->l3qt[5],
981 in_be32(&ugeth->p_rx_glbl_pram->l3qt[5]));
982 ugeth_info("l3qt[6] : addr - 0x%08x, val - 0x%08x",
983 (u32) & ugeth->p_rx_glbl_pram->l3qt[6],
984 in_be32(&ugeth->p_rx_glbl_pram->l3qt[6]));
985 ugeth_info("l3qt[7] : addr - 0x%08x, val - 0x%08x",
986 (u32) & ugeth->p_rx_glbl_pram->l3qt[7],
987 in_be32(&ugeth->p_rx_glbl_pram->l3qt[7]));
988 ugeth_info("vlantype : addr - 0x%08x, val - 0x%04x",
989 (u32) & ugeth->p_rx_glbl_pram->vlantype,
990 in_be16(&ugeth->p_rx_glbl_pram->vlantype));
991 ugeth_info("vlantci : addr - 0x%08x, val - 0x%04x",
992 (u32) & ugeth->p_rx_glbl_pram->vlantci,
993 in_be16(&ugeth->p_rx_glbl_pram->vlantci));
994 for (i = 0; i < 64; i++)
996 ("addressfiltering[%d]: addr - 0x%08x, val - 0x%02x",
998 (u32) & ugeth->p_rx_glbl_pram->addressfiltering[i],
999 ugeth->p_rx_glbl_pram->addressfiltering[i]);
1000 ugeth_info("exfGlobalParam : addr - 0x%08x, val - 0x%08x",
1001 (u32) & ugeth->p_rx_glbl_pram->exfGlobalParam,
1002 in_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam));
1004 if (ugeth->p_send_q_mem_reg) {
1005 ugeth_info("Send Q memory registers:");
1006 ugeth_info("Base address: 0x%08x",
1007 (u32) ugeth->p_send_q_mem_reg);
1008 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
1009 ugeth_info("SQQD[%d]:", i);
1010 ugeth_info("Base address: 0x%08x",
1011 (u32) & ugeth->p_send_q_mem_reg->sqqd[i]);
1012 mem_disp((u8 *) & ugeth->p_send_q_mem_reg->sqqd[i],
1013 sizeof(struct ucc_geth_send_queue_qd));
1016 if (ugeth->p_scheduler) {
1017 ugeth_info("Scheduler:");
1018 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_scheduler);
1019 mem_disp((u8 *) ugeth->p_scheduler,
1020 sizeof(*ugeth->p_scheduler));
1022 if (ugeth->p_tx_fw_statistics_pram) {
1023 ugeth_info("TX FW statistics pram:");
1024 ugeth_info("Base address: 0x%08x",
1025 (u32) ugeth->p_tx_fw_statistics_pram);
1026 mem_disp((u8 *) ugeth->p_tx_fw_statistics_pram,
1027 sizeof(*ugeth->p_tx_fw_statistics_pram));
1029 if (ugeth->p_rx_fw_statistics_pram) {
1030 ugeth_info("RX FW statistics pram:");
1031 ugeth_info("Base address: 0x%08x",
1032 (u32) ugeth->p_rx_fw_statistics_pram);
1033 mem_disp((u8 *) ugeth->p_rx_fw_statistics_pram,
1034 sizeof(*ugeth->p_rx_fw_statistics_pram));
1036 if (ugeth->p_rx_irq_coalescing_tbl) {
1037 ugeth_info("RX IRQ coalescing tables:");
1038 ugeth_info("Base address: 0x%08x",
1039 (u32) ugeth->p_rx_irq_coalescing_tbl);
1040 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
1041 ugeth_info("RX IRQ coalescing table entry[%d]:", i);
1042 ugeth_info("Base address: 0x%08x",
1043 (u32) & ugeth->p_rx_irq_coalescing_tbl->
1044 coalescingentry[i]);
1046 ("interruptcoalescingmaxvalue: addr - 0x%08x, val - 0x%08x",
1047 (u32) & ugeth->p_rx_irq_coalescing_tbl->
1048 coalescingentry[i].interruptcoalescingmaxvalue,
1049 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
1051 interruptcoalescingmaxvalue));
1053 ("interruptcoalescingcounter : addr - 0x%08x, val - 0x%08x",
1054 (u32) & ugeth->p_rx_irq_coalescing_tbl->
1055 coalescingentry[i].interruptcoalescingcounter,
1056 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
1058 interruptcoalescingcounter));
1061 if (ugeth->p_rx_bd_qs_tbl) {
1062 ugeth_info("RX BD QS tables:");
1063 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_bd_qs_tbl);
1064 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
1065 ugeth_info("RX BD QS table[%d]:", i);
1066 ugeth_info("Base address: 0x%08x",
1067 (u32) & ugeth->p_rx_bd_qs_tbl[i]);
1069 ("bdbaseptr : addr - 0x%08x, val - 0x%08x",
1070 (u32) & ugeth->p_rx_bd_qs_tbl[i].bdbaseptr,
1071 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr));
1073 ("bdptr : addr - 0x%08x, val - 0x%08x",
1074 (u32) & ugeth->p_rx_bd_qs_tbl[i].bdptr,
1075 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdptr));
1077 ("externalbdbaseptr: addr - 0x%08x, val - 0x%08x",
1078 (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
1079 in_be32(&ugeth->p_rx_bd_qs_tbl[i].
1080 externalbdbaseptr));
1082 ("externalbdptr : addr - 0x%08x, val - 0x%08x",
1083 (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdptr,
1084 in_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdptr));
1085 ugeth_info("ucode RX Prefetched BDs:");
1086 ugeth_info("Base address: 0x%08x",
1088 qe_muram_addr(in_be32
1089 (&ugeth->p_rx_bd_qs_tbl[i].
1092 qe_muram_addr(in_be32
1093 (&ugeth->p_rx_bd_qs_tbl[i].
1095 sizeof(struct ucc_geth_rx_prefetched_bds));
1098 if (ugeth->p_init_enet_param_shadow) {
1100 ugeth_info("Init enet param shadow:");
1101 ugeth_info("Base address: 0x%08x",
1102 (u32) ugeth->p_init_enet_param_shadow);
1103 mem_disp((u8 *) ugeth->p_init_enet_param_shadow,
1104 sizeof(*ugeth->p_init_enet_param_shadow));
1106 size = sizeof(struct ucc_geth_thread_rx_pram);
1107 if (ugeth->ug_info->rxExtendedFiltering) {
1109 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
1110 if (ugeth->ug_info->largestexternallookupkeysize ==
1111 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
1113 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
1114 if (ugeth->ug_info->largestexternallookupkeysize ==
1115 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
1117 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
1120 dump_init_enet_entries(ugeth,
1121 &(ugeth->p_init_enet_param_shadow->
1123 ENET_INIT_PARAM_MAX_ENTRIES_TX,
1124 sizeof(struct ucc_geth_thread_tx_pram),
1125 ugeth->ug_info->riscTx, 0);
1126 dump_init_enet_entries(ugeth,
1127 &(ugeth->p_init_enet_param_shadow->
1129 ENET_INIT_PARAM_MAX_ENTRIES_RX, size,
1130 ugeth->ug_info->riscRx, 1);
1135 static void init_default_reg_vals(volatile u32 *upsmr_register,
1136 volatile u32 *maccfg1_register,
1137 volatile u32 *maccfg2_register)
1139 out_be32(upsmr_register, UCC_GETH_UPSMR_INIT);
1140 out_be32(maccfg1_register, UCC_GETH_MACCFG1_INIT);
1141 out_be32(maccfg2_register, UCC_GETH_MACCFG2_INIT);
1144 static int init_half_duplex_params(int alt_beb,
1145 int back_pressure_no_backoff,
1148 u8 alt_beb_truncation,
1149 u8 max_retransmissions,
1150 u8 collision_window,
1151 volatile u32 *hafdup_register)
1155 if ((alt_beb_truncation > HALFDUP_ALT_BEB_TRUNCATION_MAX) ||
1156 (max_retransmissions > HALFDUP_MAX_RETRANSMISSION_MAX) ||
1157 (collision_window > HALFDUP_COLLISION_WINDOW_MAX))
1160 value = (u32) (alt_beb_truncation << HALFDUP_ALT_BEB_TRUNCATION_SHIFT);
1163 value |= HALFDUP_ALT_BEB;
1164 if (back_pressure_no_backoff)
1165 value |= HALFDUP_BACK_PRESSURE_NO_BACKOFF;
1167 value |= HALFDUP_NO_BACKOFF;
1169 value |= HALFDUP_EXCESSIVE_DEFER;
1171 value |= (max_retransmissions << HALFDUP_MAX_RETRANSMISSION_SHIFT);
1173 value |= collision_window;
1175 out_be32(hafdup_register, value);
1179 static int init_inter_frame_gap_params(u8 non_btb_cs_ipg,
1183 volatile u32 *ipgifg_register)
1187 /* Non-Back-to-back IPG part 1 should be <= Non-Back-to-back
1189 if (non_btb_cs_ipg > non_btb_ipg)
1192 if ((non_btb_cs_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART1_MAX) ||
1193 (non_btb_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART2_MAX) ||
1194 /*(min_ifg > IPGIFG_MINIMUM_IFG_ENFORCEMENT_MAX) || */
1195 (btb_ipg > IPGIFG_BACK_TO_BACK_IFG_MAX))
1199 ((non_btb_cs_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART1_SHIFT) &
1200 IPGIFG_NBTB_CS_IPG_MASK);
1202 ((non_btb_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART2_SHIFT) &
1203 IPGIFG_NBTB_IPG_MASK);
1205 ((min_ifg << IPGIFG_MINIMUM_IFG_ENFORCEMENT_SHIFT) &
1206 IPGIFG_MIN_IFG_MASK);
1207 value |= (btb_ipg & IPGIFG_BTB_IPG_MASK);
1209 out_be32(ipgifg_register, value);
1213 int init_flow_control_params(u32 automatic_flow_control_mode,
1214 int rx_flow_control_enable,
1215 int tx_flow_control_enable,
1217 u16 extension_field,
1218 volatile u32 *upsmr_register,
1219 volatile u32 *uempr_register,
1220 volatile u32 *maccfg1_register)
1224 /* Set UEMPR register */
1225 value = (u32) pause_period << UEMPR_PAUSE_TIME_VALUE_SHIFT;
1226 value |= (u32) extension_field << UEMPR_EXTENDED_PAUSE_TIME_VALUE_SHIFT;
1227 out_be32(uempr_register, value);
1229 /* Set UPSMR register */
1230 value = in_be32(upsmr_register);
1231 value |= automatic_flow_control_mode;
1232 out_be32(upsmr_register, value);
1234 value = in_be32(maccfg1_register);
1235 if (rx_flow_control_enable)
1236 value |= MACCFG1_FLOW_RX;
1237 if (tx_flow_control_enable)
1238 value |= MACCFG1_FLOW_TX;
1239 out_be32(maccfg1_register, value);
1244 static int init_hw_statistics_gathering_mode(int enable_hardware_statistics,
1245 int auto_zero_hardware_statistics,
1246 volatile u32 *upsmr_register,
1247 volatile u16 *uescr_register)
1249 u32 upsmr_value = 0;
1250 u16 uescr_value = 0;
1251 /* Enable hardware statistics gathering if requested */
1252 if (enable_hardware_statistics) {
1253 upsmr_value = in_be32(upsmr_register);
1254 upsmr_value |= UPSMR_HSE;
1255 out_be32(upsmr_register, upsmr_value);
1258 /* Clear hardware statistics counters */
1259 uescr_value = in_be16(uescr_register);
1260 uescr_value |= UESCR_CLRCNT;
1261 /* Automatically zero hardware statistics counters on read,
1263 if (auto_zero_hardware_statistics)
1264 uescr_value |= UESCR_AUTOZ;
1265 out_be16(uescr_register, uescr_value);
1270 static int init_firmware_statistics_gathering_mode(int
1271 enable_tx_firmware_statistics,
1272 int enable_rx_firmware_statistics,
1273 volatile u32 *tx_rmon_base_ptr,
1274 u32 tx_firmware_statistics_structure_address,
1275 volatile u32 *rx_rmon_base_ptr,
1276 u32 rx_firmware_statistics_structure_address,
1277 volatile u16 *temoder_register,
1278 volatile u32 *remoder_register)
1280 /* Note: this function does not check if */
1281 /* the parameters it receives are NULL */
1285 if (enable_tx_firmware_statistics) {
1286 out_be32(tx_rmon_base_ptr,
1287 tx_firmware_statistics_structure_address);
1288 temoder_value = in_be16(temoder_register);
1289 temoder_value |= TEMODER_TX_RMON_STATISTICS_ENABLE;
1290 out_be16(temoder_register, temoder_value);
1293 if (enable_rx_firmware_statistics) {
1294 out_be32(rx_rmon_base_ptr,
1295 rx_firmware_statistics_structure_address);
1296 remoder_value = in_be32(remoder_register);
1297 remoder_value |= REMODER_RX_RMON_STATISTICS_ENABLE;
1298 out_be32(remoder_register, remoder_value);
1304 static int init_mac_station_addr_regs(u8 address_byte_0,
1310 volatile u32 *macstnaddr1_register,
1311 volatile u32 *macstnaddr2_register)
1315 /* Example: for a station address of 0x12345678ABCD, */
1316 /* 0x12 is byte 0, 0x34 is byte 1 and so on and 0xCD is byte 5 */
1318 /* MACSTNADDR1 Register: */
1321 /* station address byte 5 station address byte 4 */
1323 /* station address byte 3 station address byte 2 */
1324 value |= (u32) ((address_byte_2 << 0) & 0x000000FF);
1325 value |= (u32) ((address_byte_3 << 8) & 0x0000FF00);
1326 value |= (u32) ((address_byte_4 << 16) & 0x00FF0000);
1327 value |= (u32) ((address_byte_5 << 24) & 0xFF000000);
1329 out_be32(macstnaddr1_register, value);
1331 /* MACSTNADDR2 Register: */
1334 /* station address byte 1 station address byte 0 */
1336 /* reserved reserved */
1338 value |= (u32) ((address_byte_0 << 16) & 0x00FF0000);
1339 value |= (u32) ((address_byte_1 << 24) & 0xFF000000);
1341 out_be32(macstnaddr2_register, value);
1346 static int init_check_frame_length_mode(int length_check,
1347 volatile u32 *maccfg2_register)
1351 value = in_be32(maccfg2_register);
1354 value |= MACCFG2_LC;
1356 value &= ~MACCFG2_LC;
1358 out_be32(maccfg2_register, value);
1362 static int init_preamble_length(u8 preamble_length,
1363 volatile u32 *maccfg2_register)
1367 if ((preamble_length < 3) || (preamble_length > 7))
1370 value = in_be32(maccfg2_register);
1371 value &= ~MACCFG2_PREL_MASK;
1372 value |= (preamble_length << MACCFG2_PREL_SHIFT);
1373 out_be32(maccfg2_register, value);
1377 static int init_rx_parameters(int reject_broadcast,
1378 int receive_short_frames,
1379 int promiscuous, volatile u32 *upsmr_register)
1383 value = in_be32(upsmr_register);
1385 if (reject_broadcast)
1388 value &= ~UPSMR_BRO;
1390 if (receive_short_frames)
1393 value &= ~UPSMR_RSH;
1398 value &= ~UPSMR_PRO;
1400 out_be32(upsmr_register, value);
1405 static int init_max_rx_buff_len(u16 max_rx_buf_len,
1406 volatile u16 *mrblr_register)
1408 /* max_rx_buf_len value must be a multiple of 128 */
1409 if ((max_rx_buf_len == 0)
1410 || (max_rx_buf_len % UCC_GETH_MRBLR_ALIGNMENT))
1413 out_be16(mrblr_register, max_rx_buf_len);
1417 static int init_min_frame_len(u16 min_frame_length,
1418 volatile u16 *minflr_register,
1419 volatile u16 *mrblr_register)
1421 u16 mrblr_value = 0;
1423 mrblr_value = in_be16(mrblr_register);
1424 if (min_frame_length >= (mrblr_value - 4))
1427 out_be16(minflr_register, min_frame_length);
1431 static int adjust_enet_interface(struct ucc_geth_private *ugeth)
1433 struct ucc_geth_info *ug_info;
1434 struct ucc_geth *ug_regs;
1435 struct ucc_fast *uf_regs;
1437 u32 upsmr, maccfg2, tbiBaseAddress;
1440 ugeth_vdbg("%s: IN", __FUNCTION__);
1442 ug_info = ugeth->ug_info;
1443 ug_regs = ugeth->ug_regs;
1444 uf_regs = ugeth->uccf->uf_regs;
1447 maccfg2 = in_be32(&ug_regs->maccfg2);
1448 maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
1449 if ((ugeth->max_speed == SPEED_10) ||
1450 (ugeth->max_speed == SPEED_100))
1451 maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
1452 else if (ugeth->max_speed == SPEED_1000)
1453 maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
1454 maccfg2 |= ug_info->padAndCrc;
1455 out_be32(&ug_regs->maccfg2, maccfg2);
1458 upsmr = in_be32(&uf_regs->upsmr);
1459 upsmr &= ~(UPSMR_RPM | UPSMR_R10M | UPSMR_TBIM | UPSMR_RMM);
1460 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1461 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1462 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
1463 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1464 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
1465 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1467 switch (ugeth->max_speed) {
1469 upsmr |= UPSMR_R10M;
1472 if (ugeth->phy_interface != PHY_INTERFACE_MODE_RTBI)
1476 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1477 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1478 upsmr |= UPSMR_TBIM;
1480 out_be32(&uf_regs->upsmr, upsmr);
1482 /* Disable autonegotiation in tbi mode, because by default it
1483 comes up in autonegotiation mode. */
1484 /* Note that this depends on proper setting in utbipar register. */
1485 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1486 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1487 tbiBaseAddress = in_be32(&ug_regs->utbipar);
1488 tbiBaseAddress &= UTBIPAR_PHY_ADDRESS_MASK;
1489 tbiBaseAddress >>= UTBIPAR_PHY_ADDRESS_SHIFT;
1490 value = ugeth->phydev->bus->read(ugeth->phydev->bus,
1491 (u8) tbiBaseAddress, ENET_TBI_MII_CR);
1492 value &= ~0x1000; /* Turn off autonegotiation */
1493 ugeth->phydev->bus->write(ugeth->phydev->bus,
1494 (u8) tbiBaseAddress, ENET_TBI_MII_CR, value);
1497 init_check_frame_length_mode(ug_info->lengthCheckRx, &ug_regs->maccfg2);
1499 ret_val = init_preamble_length(ug_info->prel, &ug_regs->maccfg2);
1501 if (netif_msg_probe(ugeth))
1502 ugeth_err("%s: Preamble length must be between 3 and 7 inclusive.",
1510 /* Called every time the controller might need to be made
1511 * aware of new link state. The PHY code conveys this
1512 * information through variables in the ugeth structure, and this
1513 * function converts those variables into the appropriate
1514 * register values, and can bring down the device if needed.
1517 static void adjust_link(struct net_device *dev)
1519 struct ucc_geth_private *ugeth = netdev_priv(dev);
1520 struct ucc_geth *ug_regs;
1521 struct ucc_fast *uf_regs;
1522 struct phy_device *phydev = ugeth->phydev;
1523 unsigned long flags;
1526 ug_regs = ugeth->ug_regs;
1527 uf_regs = ugeth->uccf->uf_regs;
1529 spin_lock_irqsave(&ugeth->lock, flags);
1532 u32 tempval = in_be32(&ug_regs->maccfg2);
1533 u32 upsmr = in_be32(&uf_regs->upsmr);
1534 /* Now we make sure that we can be in full duplex mode.
1535 * If not, we operate in half-duplex mode. */
1536 if (phydev->duplex != ugeth->oldduplex) {
1538 if (!(phydev->duplex))
1539 tempval &= ~(MACCFG2_FDX);
1541 tempval |= MACCFG2_FDX;
1542 ugeth->oldduplex = phydev->duplex;
1545 if (phydev->speed != ugeth->oldspeed) {
1547 switch (phydev->speed) {
1549 tempval = ((tempval &
1550 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1551 MACCFG2_INTERFACE_MODE_BYTE);
1555 tempval = ((tempval &
1556 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1557 MACCFG2_INTERFACE_MODE_NIBBLE);
1558 /* if reduced mode, re-set UPSMR.R10M */
1559 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1560 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1561 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
1562 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1563 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
1564 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1565 if (phydev->speed == SPEED_10)
1566 upsmr |= UPSMR_R10M;
1568 upsmr &= ~(UPSMR_R10M);
1572 if (netif_msg_link(ugeth))
1574 "%s: Ack! Speed (%d) is not 10/100/1000!",
1575 dev->name, phydev->speed);
1578 ugeth->oldspeed = phydev->speed;
1581 out_be32(&ug_regs->maccfg2, tempval);
1582 out_be32(&uf_regs->upsmr, upsmr);
1584 if (!ugeth->oldlink) {
1587 netif_schedule(dev);
1589 } else if (ugeth->oldlink) {
1592 ugeth->oldspeed = 0;
1593 ugeth->oldduplex = -1;
1596 if (new_state && netif_msg_link(ugeth))
1597 phy_print_status(phydev);
1599 spin_unlock_irqrestore(&ugeth->lock, flags);
1602 /* Configure the PHY for dev.
1603 * returns 0 if success. -1 if failure
1605 static int init_phy(struct net_device *dev)
1607 struct ucc_geth_private *priv = netdev_priv(dev);
1608 struct phy_device *phydev;
1609 char phy_id[BUS_ID_SIZE];
1613 priv->oldduplex = -1;
1615 snprintf(phy_id, BUS_ID_SIZE, PHY_ID_FMT, priv->ug_info->mdio_bus,
1616 priv->ug_info->phy_address);
1618 phydev = phy_connect(dev, phy_id, &adjust_link, 0, priv->phy_interface);
1620 if (IS_ERR(phydev)) {
1621 printk("%s: Could not attach to PHY\n", dev->name);
1622 return PTR_ERR(phydev);
1625 phydev->supported &= (ADVERTISED_10baseT_Half |
1626 ADVERTISED_10baseT_Full |
1627 ADVERTISED_100baseT_Half |
1628 ADVERTISED_100baseT_Full);
1630 if (priv->max_speed == SPEED_1000)
1631 phydev->supported |= ADVERTISED_1000baseT_Full;
1633 phydev->advertising = phydev->supported;
1635 priv->phydev = phydev;
1642 static int ugeth_graceful_stop_tx(struct ucc_geth_private *ugeth)
1644 struct ucc_fast_private *uccf;
1650 /* Mask GRACEFUL STOP TX interrupt bit and clear it */
1651 temp = in_be32(uccf->p_uccm);
1653 out_be32(uccf->p_uccm, temp);
1654 out_be32(uccf->p_ucce, UCCE_GRA); /* clear by writing 1 */
1656 /* Issue host command */
1658 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1659 qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
1660 QE_CR_PROTOCOL_ETHERNET, 0);
1662 /* Wait for command to complete */
1664 temp = in_be32(uccf->p_ucce);
1665 } while (!(temp & UCCE_GRA));
1667 uccf->stopped_tx = 1;
1672 static int ugeth_graceful_stop_rx(struct ucc_geth_private * ugeth)
1674 struct ucc_fast_private *uccf;
1680 /* Clear acknowledge bit */
1681 temp = ugeth->p_rx_glbl_pram->rxgstpack;
1682 temp &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
1683 ugeth->p_rx_glbl_pram->rxgstpack = temp;
1685 /* Keep issuing command and checking acknowledge bit until
1686 it is asserted, according to spec */
1688 /* Issue host command */
1690 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.
1692 qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
1693 QE_CR_PROTOCOL_ETHERNET, 0);
1695 temp = ugeth->p_rx_glbl_pram->rxgstpack;
1696 } while (!(temp & GRACEFUL_STOP_ACKNOWLEDGE_RX));
1698 uccf->stopped_rx = 1;
1703 static int ugeth_restart_tx(struct ucc_geth_private *ugeth)
1705 struct ucc_fast_private *uccf;
1711 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1712 qe_issue_cmd(QE_RESTART_TX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET, 0);
1713 uccf->stopped_tx = 0;
1718 static int ugeth_restart_rx(struct ucc_geth_private *ugeth)
1720 struct ucc_fast_private *uccf;
1726 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1727 qe_issue_cmd(QE_RESTART_RX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
1729 uccf->stopped_rx = 0;
1734 static int ugeth_enable(struct ucc_geth_private *ugeth, enum comm_dir mode)
1736 struct ucc_fast_private *uccf;
1737 int enabled_tx, enabled_rx;
1741 /* check if the UCC number is in range. */
1742 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
1743 if (netif_msg_probe(ugeth))
1744 ugeth_err("%s: ucc_num out of range.", __FUNCTION__);
1748 enabled_tx = uccf->enabled_tx;
1749 enabled_rx = uccf->enabled_rx;
1751 /* Get Tx and Rx going again, in case this channel was actively
1753 if ((mode & COMM_DIR_TX) && (!enabled_tx) && uccf->stopped_tx)
1754 ugeth_restart_tx(ugeth);
1755 if ((mode & COMM_DIR_RX) && (!enabled_rx) && uccf->stopped_rx)
1756 ugeth_restart_rx(ugeth);
1758 ucc_fast_enable(uccf, mode); /* OK to do even if not disabled */
1764 static int ugeth_disable(struct ucc_geth_private * ugeth, enum comm_dir mode)
1766 struct ucc_fast_private *uccf;
1770 /* check if the UCC number is in range. */
1771 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
1772 if (netif_msg_probe(ugeth))
1773 ugeth_err("%s: ucc_num out of range.", __FUNCTION__);
1777 /* Stop any transmissions */
1778 if ((mode & COMM_DIR_TX) && uccf->enabled_tx && !uccf->stopped_tx)
1779 ugeth_graceful_stop_tx(ugeth);
1781 /* Stop any receptions */
1782 if ((mode & COMM_DIR_RX) && uccf->enabled_rx && !uccf->stopped_rx)
1783 ugeth_graceful_stop_rx(ugeth);
1785 ucc_fast_disable(ugeth->uccf, mode); /* OK to do even if not enabled */
1790 static void ugeth_dump_regs(struct ucc_geth_private *ugeth)
1793 ucc_fast_dump_regs(ugeth->uccf);
1799 #ifdef CONFIG_UGETH_FILTERING
1800 static int ugeth_ext_filtering_serialize_tad(struct ucc_geth_tad_params *
1802 struct qe_fltr_tad *qe_fltr_tad)
1806 /* Zero serialized TAD */
1807 memset(qe_fltr_tad, 0, QE_FLTR_TAD_SIZE);
1809 qe_fltr_tad->serialized[0] |= UCC_GETH_TAD_V; /* Must have this */
1810 if (p_UccGethTadParams->rx_non_dynamic_extended_features_mode ||
1811 (p_UccGethTadParams->vtag_op != UCC_GETH_VLAN_OPERATION_TAGGED_NOP)
1812 || (p_UccGethTadParams->vnontag_op !=
1813 UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP)
1815 qe_fltr_tad->serialized[0] |= UCC_GETH_TAD_EF;
1816 if (p_UccGethTadParams->reject_frame)
1817 qe_fltr_tad->serialized[0] |= UCC_GETH_TAD_REJ;
1819 (u16) (((u16) p_UccGethTadParams->
1820 vtag_op) << UCC_GETH_TAD_VTAG_OP_SHIFT);
1821 qe_fltr_tad->serialized[0] |= (u8) (temp >> 8); /* upper bits */
1823 qe_fltr_tad->serialized[1] |= (u8) (temp & 0x00ff); /* lower bits */
1824 if (p_UccGethTadParams->vnontag_op ==
1825 UCC_GETH_VLAN_OPERATION_NON_TAGGED_Q_TAG_INSERT)
1826 qe_fltr_tad->serialized[1] |= UCC_GETH_TAD_V_NON_VTAG_OP;
1827 qe_fltr_tad->serialized[1] |=
1828 p_UccGethTadParams->rqos << UCC_GETH_TAD_RQOS_SHIFT;
1830 qe_fltr_tad->serialized[2] |=
1831 p_UccGethTadParams->vpri << UCC_GETH_TAD_V_PRIORITY_SHIFT;
1833 qe_fltr_tad->serialized[2] |= (u8) (p_UccGethTadParams->vid >> 8);
1835 qe_fltr_tad->serialized[3] |= (u8) (p_UccGethTadParams->vid & 0x00ff);
1840 static struct enet_addr_container_t
1841 *ugeth_82xx_filtering_get_match_addr_in_hash(struct ucc_geth_private *ugeth,
1842 struct enet_addr *p_enet_addr)
1844 struct enet_addr_container *enet_addr_cont;
1845 struct list_head *p_lh;
1850 if ((*p_enet_addr)[0] & ENET_GROUP_ADDR) {
1851 p_lh = &ugeth->group_hash_q;
1852 p_counter = &(ugeth->numGroupAddrInHash);
1854 p_lh = &ugeth->ind_hash_q;
1855 p_counter = &(ugeth->numIndAddrInHash);
1863 for (i = 0; i < num; i++) {
1865 (struct enet_addr_container *)
1866 ENET_ADDR_CONT_ENTRY(dequeue(p_lh));
1867 for (j = ENET_NUM_OCTETS_PER_ADDRESS - 1; j >= 0; j--) {
1868 if ((*p_enet_addr)[j] != (enet_addr_cont->address)[j])
1871 return enet_addr_cont; /* Found */
1873 enqueue(p_lh, &enet_addr_cont->node); /* Put it back */
1878 static int ugeth_82xx_filtering_add_addr_in_hash(struct ucc_geth_private *ugeth,
1879 struct enet_addr *p_enet_addr)
1881 enum ucc_geth_enet_address_recognition_location location;
1882 struct enet_addr_container *enet_addr_cont;
1883 struct list_head *p_lh;
1888 if ((*p_enet_addr)[0] & ENET_GROUP_ADDR) {
1889 p_lh = &ugeth->group_hash_q;
1890 limit = ugeth->ug_info->maxGroupAddrInHash;
1892 UCC_GETH_ENET_ADDRESS_RECOGNITION_LOCATION_GROUP_HASH;
1893 p_counter = &(ugeth->numGroupAddrInHash);
1895 p_lh = &ugeth->ind_hash_q;
1896 limit = ugeth->ug_info->maxIndAddrInHash;
1898 UCC_GETH_ENET_ADDRESS_RECOGNITION_LOCATION_INDIVIDUAL_HASH;
1899 p_counter = &(ugeth->numIndAddrInHash);
1902 if ((enet_addr_cont =
1903 ugeth_82xx_filtering_get_match_addr_in_hash(ugeth, p_enet_addr))) {
1904 list_add(p_lh, &enet_addr_cont->node); /* Put it back */
1907 if ((!p_lh) || (!(*p_counter < limit)))
1909 if (!(enet_addr_cont = get_enet_addr_container()))
1911 for (i = 0; i < ENET_NUM_OCTETS_PER_ADDRESS; i++)
1912 (enet_addr_cont->address)[i] = (*p_enet_addr)[i];
1913 enet_addr_cont->location = location;
1914 enqueue(p_lh, &enet_addr_cont->node); /* Put it back */
1917 hw_add_addr_in_hash(ugeth, enet_addr_cont->address);
1921 static int ugeth_82xx_filtering_clear_addr_in_hash(struct ucc_geth_private *ugeth,
1922 struct enet_addr *p_enet_addr)
1924 struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
1925 struct enet_addr_container *enet_addr_cont;
1926 struct ucc_fast_private *uccf;
1927 enum comm_dir comm_dir;
1929 struct list_head *p_lh;
1930 u32 *addr_h, *addr_l;
1936 (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
1941 ugeth_82xx_filtering_get_match_addr_in_hash(ugeth, p_enet_addr)))
1944 /* It's been found and removed from the CQ. */
1945 /* Now destroy its container */
1946 put_enet_addr_container(enet_addr_cont);
1948 if ((*p_enet_addr)[0] & ENET_GROUP_ADDR) {
1949 addr_h = &(p_82xx_addr_filt->gaddr_h);
1950 addr_l = &(p_82xx_addr_filt->gaddr_l);
1951 p_lh = &ugeth->group_hash_q;
1952 p_counter = &(ugeth->numGroupAddrInHash);
1954 addr_h = &(p_82xx_addr_filt->iaddr_h);
1955 addr_l = &(p_82xx_addr_filt->iaddr_l);
1956 p_lh = &ugeth->ind_hash_q;
1957 p_counter = &(ugeth->numIndAddrInHash);
1961 if (uccf->enabled_tx)
1962 comm_dir |= COMM_DIR_TX;
1963 if (uccf->enabled_rx)
1964 comm_dir |= COMM_DIR_RX;
1966 ugeth_disable(ugeth, comm_dir);
1968 /* Clear the hash table. */
1969 out_be32(addr_h, 0x00000000);
1970 out_be32(addr_l, 0x00000000);
1972 /* Add all remaining CQ elements back into hash */
1973 num = --(*p_counter);
1974 for (i = 0; i < num; i++) {
1976 (struct enet_addr_container *)
1977 ENET_ADDR_CONT_ENTRY(dequeue(p_lh));
1978 hw_add_addr_in_hash(ugeth, enet_addr_cont->address);
1979 enqueue(p_lh, &enet_addr_cont->node); /* Put it back */
1983 ugeth_enable(ugeth, comm_dir);
1987 #endif /* CONFIG_UGETH_FILTERING */
1989 static int ugeth_82xx_filtering_clear_all_addr_in_hash(struct ucc_geth_private *
1994 struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
1995 struct ucc_fast_private *uccf;
1996 enum comm_dir comm_dir;
1997 struct list_head *p_lh;
1999 u32 *addr_h, *addr_l;
2005 (struct ucc_geth_82xx_address_filtering_pram *) ugeth->p_rx_glbl_pram->
2008 if (enet_addr_type == ENET_ADDR_TYPE_GROUP) {
2009 addr_h = &(p_82xx_addr_filt->gaddr_h);
2010 addr_l = &(p_82xx_addr_filt->gaddr_l);
2011 p_lh = &ugeth->group_hash_q;
2012 p_counter = &(ugeth->numGroupAddrInHash);
2013 } else if (enet_addr_type == ENET_ADDR_TYPE_INDIVIDUAL) {
2014 addr_h = &(p_82xx_addr_filt->iaddr_h);
2015 addr_l = &(p_82xx_addr_filt->iaddr_l);
2016 p_lh = &ugeth->ind_hash_q;
2017 p_counter = &(ugeth->numIndAddrInHash);
2022 if (uccf->enabled_tx)
2023 comm_dir |= COMM_DIR_TX;
2024 if (uccf->enabled_rx)
2025 comm_dir |= COMM_DIR_RX;
2027 ugeth_disable(ugeth, comm_dir);
2029 /* Clear the hash table. */
2030 out_be32(addr_h, 0x00000000);
2031 out_be32(addr_l, 0x00000000);
2038 /* Delete all remaining CQ elements */
2039 for (i = 0; i < num; i++)
2040 put_enet_addr_container(ENET_ADDR_CONT_ENTRY(dequeue(p_lh)));
2045 ugeth_enable(ugeth, comm_dir);
2050 #ifdef CONFIG_UGETH_FILTERING
2051 static int ugeth_82xx_filtering_add_addr_in_paddr(struct ucc_geth_private *ugeth,
2052 struct enet_addr *p_enet_addr,
2057 if ((*p_enet_addr)[0] & ENET_GROUP_ADDR)
2059 ("%s: multicast address added to paddr will have no "
2060 "effect - is this what you wanted?",
2063 ugeth->indAddrRegUsed[paddr_num] = 1; /* mark this paddr as used */
2064 /* store address in our database */
2065 for (i = 0; i < ENET_NUM_OCTETS_PER_ADDRESS; i++)
2066 ugeth->paddr[paddr_num][i] = (*p_enet_addr)[i];
2067 /* put in hardware */
2068 return hw_add_addr_in_paddr(ugeth, p_enet_addr, paddr_num);
2070 #endif /* CONFIG_UGETH_FILTERING */
2072 static int ugeth_82xx_filtering_clear_addr_in_paddr(struct ucc_geth_private *ugeth,
2075 ugeth->indAddrRegUsed[paddr_num] = 0; /* mark this paddr as not used */
2076 return hw_clear_addr_in_paddr(ugeth, paddr_num);/* clear in hardware */
2079 static void ucc_geth_memclean(struct ucc_geth_private *ugeth)
2088 ucc_fast_free(ugeth->uccf);
2092 if (ugeth->p_thread_data_tx) {
2093 qe_muram_free(ugeth->thread_dat_tx_offset);
2094 ugeth->p_thread_data_tx = NULL;
2096 if (ugeth->p_thread_data_rx) {
2097 qe_muram_free(ugeth->thread_dat_rx_offset);
2098 ugeth->p_thread_data_rx = NULL;
2100 if (ugeth->p_exf_glbl_param) {
2101 qe_muram_free(ugeth->exf_glbl_param_offset);
2102 ugeth->p_exf_glbl_param = NULL;
2104 if (ugeth->p_rx_glbl_pram) {
2105 qe_muram_free(ugeth->rx_glbl_pram_offset);
2106 ugeth->p_rx_glbl_pram = NULL;
2108 if (ugeth->p_tx_glbl_pram) {
2109 qe_muram_free(ugeth->tx_glbl_pram_offset);
2110 ugeth->p_tx_glbl_pram = NULL;
2112 if (ugeth->p_send_q_mem_reg) {
2113 qe_muram_free(ugeth->send_q_mem_reg_offset);
2114 ugeth->p_send_q_mem_reg = NULL;
2116 if (ugeth->p_scheduler) {
2117 qe_muram_free(ugeth->scheduler_offset);
2118 ugeth->p_scheduler = NULL;
2120 if (ugeth->p_tx_fw_statistics_pram) {
2121 qe_muram_free(ugeth->tx_fw_statistics_pram_offset);
2122 ugeth->p_tx_fw_statistics_pram = NULL;
2124 if (ugeth->p_rx_fw_statistics_pram) {
2125 qe_muram_free(ugeth->rx_fw_statistics_pram_offset);
2126 ugeth->p_rx_fw_statistics_pram = NULL;
2128 if (ugeth->p_rx_irq_coalescing_tbl) {
2129 qe_muram_free(ugeth->rx_irq_coalescing_tbl_offset);
2130 ugeth->p_rx_irq_coalescing_tbl = NULL;
2132 if (ugeth->p_rx_bd_qs_tbl) {
2133 qe_muram_free(ugeth->rx_bd_qs_tbl_offset);
2134 ugeth->p_rx_bd_qs_tbl = NULL;
2136 if (ugeth->p_init_enet_param_shadow) {
2137 return_init_enet_entries(ugeth,
2138 &(ugeth->p_init_enet_param_shadow->
2140 ENET_INIT_PARAM_MAX_ENTRIES_RX,
2141 ugeth->ug_info->riscRx, 1);
2142 return_init_enet_entries(ugeth,
2143 &(ugeth->p_init_enet_param_shadow->
2145 ENET_INIT_PARAM_MAX_ENTRIES_TX,
2146 ugeth->ug_info->riscTx, 0);
2147 kfree(ugeth->p_init_enet_param_shadow);
2148 ugeth->p_init_enet_param_shadow = NULL;
2150 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
2151 bd = ugeth->p_tx_bd_ring[i];
2154 for (j = 0; j < ugeth->ug_info->bdRingLenTx[i]; j++) {
2155 if (ugeth->tx_skbuff[i][j]) {
2156 dma_unmap_single(NULL,
2157 ((struct qe_bd *)bd)->buf,
2158 (in_be32((u32 *)bd) &
2161 dev_kfree_skb_any(ugeth->tx_skbuff[i][j]);
2162 ugeth->tx_skbuff[i][j] = NULL;
2166 kfree(ugeth->tx_skbuff[i]);
2168 if (ugeth->p_tx_bd_ring[i]) {
2169 if (ugeth->ug_info->uf_info.bd_mem_part ==
2171 kfree((void *)ugeth->tx_bd_ring_offset[i]);
2172 else if (ugeth->ug_info->uf_info.bd_mem_part ==
2174 qe_muram_free(ugeth->tx_bd_ring_offset[i]);
2175 ugeth->p_tx_bd_ring[i] = NULL;
2178 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
2179 if (ugeth->p_rx_bd_ring[i]) {
2180 /* Return existing data buffers in ring */
2181 bd = ugeth->p_rx_bd_ring[i];
2182 for (j = 0; j < ugeth->ug_info->bdRingLenRx[i]; j++) {
2183 if (ugeth->rx_skbuff[i][j]) {
2184 dma_unmap_single(NULL,
2185 ((struct qe_bd *)bd)->buf,
2187 uf_info.max_rx_buf_length +
2188 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
2191 ugeth->rx_skbuff[i][j]);
2192 ugeth->rx_skbuff[i][j] = NULL;
2194 bd += sizeof(struct qe_bd);
2197 kfree(ugeth->rx_skbuff[i]);
2199 if (ugeth->ug_info->uf_info.bd_mem_part ==
2201 kfree((void *)ugeth->rx_bd_ring_offset[i]);
2202 else if (ugeth->ug_info->uf_info.bd_mem_part ==
2204 qe_muram_free(ugeth->rx_bd_ring_offset[i]);
2205 ugeth->p_rx_bd_ring[i] = NULL;
2208 while (!list_empty(&ugeth->group_hash_q))
2209 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
2210 (dequeue(&ugeth->group_hash_q)));
2211 while (!list_empty(&ugeth->ind_hash_q))
2212 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
2213 (dequeue(&ugeth->ind_hash_q)));
2217 static void ucc_geth_set_multi(struct net_device *dev)
2219 struct ucc_geth_private *ugeth;
2220 struct dev_mc_list *dmi;
2221 struct ucc_fast *uf_regs;
2222 struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
2225 ugeth = netdev_priv(dev);
2227 uf_regs = ugeth->uccf->uf_regs;
2229 if (dev->flags & IFF_PROMISC) {
2231 uf_regs->upsmr |= UPSMR_PRO;
2235 uf_regs->upsmr &= ~UPSMR_PRO;
2238 (struct ucc_geth_82xx_address_filtering_pram *) ugeth->
2239 p_rx_glbl_pram->addressfiltering;
2241 if (dev->flags & IFF_ALLMULTI) {
2242 /* Catch all multicast addresses, so set the
2243 * filter to all 1's.
2245 out_be32(&p_82xx_addr_filt->gaddr_h, 0xffffffff);
2246 out_be32(&p_82xx_addr_filt->gaddr_l, 0xffffffff);
2248 /* Clear filter and add the addresses in the list.
2250 out_be32(&p_82xx_addr_filt->gaddr_h, 0x0);
2251 out_be32(&p_82xx_addr_filt->gaddr_l, 0x0);
2255 for (i = 0; i < dev->mc_count; i++, dmi = dmi->next) {
2257 /* Only support group multicast for now.
2259 if (!(dmi->dmi_addr[0] & 1))
2262 /* Ask CPM to run CRC and set bit in
2265 hw_add_addr_in_hash(ugeth, dmi->dmi_addr);
2271 static void ucc_geth_stop(struct ucc_geth_private *ugeth)
2273 struct ucc_geth *ug_regs = ugeth->ug_regs;
2274 struct phy_device *phydev = ugeth->phydev;
2277 ugeth_vdbg("%s: IN", __FUNCTION__);
2279 /* Disable the controller */
2280 ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
2282 /* Tell the kernel the link is down */
2285 /* Mask all interrupts */
2286 out_be32(ugeth->uccf->p_uccm, 0x00000000);
2288 /* Clear all interrupts */
2289 out_be32(ugeth->uccf->p_ucce, 0xffffffff);
2291 /* Disable Rx and Tx */
2292 tempval = in_be32(&ug_regs->maccfg1);
2293 tempval &= ~(MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
2294 out_be32(&ug_regs->maccfg1, tempval);
2296 free_irq(ugeth->ug_info->uf_info.irq, ugeth->dev);
2298 ucc_geth_memclean(ugeth);
2301 static int ucc_struct_init(struct ucc_geth_private *ugeth)
2303 struct ucc_geth_info *ug_info;
2304 struct ucc_fast_info *uf_info;
2307 ug_info = ugeth->ug_info;
2308 uf_info = &ug_info->uf_info;
2310 if (!((uf_info->bd_mem_part == MEM_PART_SYSTEM) ||
2311 (uf_info->bd_mem_part == MEM_PART_MURAM))) {
2312 if (netif_msg_probe(ugeth))
2313 ugeth_err("%s: Bad memory partition value.",
2319 for (i = 0; i < ug_info->numQueuesRx; i++) {
2320 if ((ug_info->bdRingLenRx[i] < UCC_GETH_RX_BD_RING_SIZE_MIN) ||
2321 (ug_info->bdRingLenRx[i] %
2322 UCC_GETH_RX_BD_RING_SIZE_ALIGNMENT)) {
2323 if (netif_msg_probe(ugeth))
2325 ("%s: Rx BD ring length must be multiple of 4, no smaller than 8.",
2332 for (i = 0; i < ug_info->numQueuesTx; i++) {
2333 if (ug_info->bdRingLenTx[i] < UCC_GETH_TX_BD_RING_SIZE_MIN) {
2334 if (netif_msg_probe(ugeth))
2336 ("%s: Tx BD ring length must be no smaller than 2.",
2343 if ((uf_info->max_rx_buf_length == 0) ||
2344 (uf_info->max_rx_buf_length % UCC_GETH_MRBLR_ALIGNMENT)) {
2345 if (netif_msg_probe(ugeth))
2347 ("%s: max_rx_buf_length must be non-zero multiple of 128.",
2353 if (ug_info->numQueuesTx > NUM_TX_QUEUES) {
2354 if (netif_msg_probe(ugeth))
2355 ugeth_err("%s: number of tx queues too large.", __FUNCTION__);
2360 if (ug_info->numQueuesRx > NUM_RX_QUEUES) {
2361 if (netif_msg_probe(ugeth))
2362 ugeth_err("%s: number of rx queues too large.", __FUNCTION__);
2367 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++) {
2368 if (ug_info->l2qt[i] >= ug_info->numQueuesRx) {
2369 if (netif_msg_probe(ugeth))
2371 ("%s: VLAN priority table entry must not be"
2372 " larger than number of Rx queues.",
2379 for (i = 0; i < UCC_GETH_IP_PRIORITY_MAX; i++) {
2380 if (ug_info->l3qt[i] >= ug_info->numQueuesRx) {
2381 if (netif_msg_probe(ugeth))
2383 ("%s: IP priority table entry must not be"
2384 " larger than number of Rx queues.",
2390 if (ug_info->cam && !ug_info->ecamptr) {
2391 if (netif_msg_probe(ugeth))
2392 ugeth_err("%s: If cam mode is chosen, must supply cam ptr.",
2397 if ((ug_info->numStationAddresses !=
2398 UCC_GETH_NUM_OF_STATION_ADDRESSES_1)
2399 && ug_info->rxExtendedFiltering) {
2400 if (netif_msg_probe(ugeth))
2401 ugeth_err("%s: Number of station addresses greater than 1 "
2402 "not allowed in extended parsing mode.",
2407 /* Generate uccm_mask for receive */
2408 uf_info->uccm_mask = ug_info->eventRegMask & UCCE_OTHER;/* Errors */
2409 for (i = 0; i < ug_info->numQueuesRx; i++)
2410 uf_info->uccm_mask |= (UCCE_RXBF_SINGLE_MASK << i);
2412 for (i = 0; i < ug_info->numQueuesTx; i++)
2413 uf_info->uccm_mask |= (UCCE_TXBF_SINGLE_MASK << i);
2414 /* Initialize the general fast UCC block. */
2415 if (ucc_fast_init(uf_info, &ugeth->uccf)) {
2416 if (netif_msg_probe(ugeth))
2417 ugeth_err("%s: Failed to init uccf.", __FUNCTION__);
2418 ucc_geth_memclean(ugeth);
2422 ugeth->ug_regs = (struct ucc_geth *) ioremap(uf_info->regs, sizeof(struct ucc_geth));
2427 static int ucc_geth_startup(struct ucc_geth_private *ugeth)
2429 struct ucc_geth_82xx_address_filtering_pram *p_82xx_addr_filt;
2430 struct ucc_geth_init_pram *p_init_enet_pram;
2431 struct ucc_fast_private *uccf;
2432 struct ucc_geth_info *ug_info;
2433 struct ucc_fast_info *uf_info;
2434 struct ucc_fast *uf_regs;
2435 struct ucc_geth *ug_regs;
2436 int ret_val = -EINVAL;
2437 u32 remoder = UCC_GETH_REMODER_INIT;
2438 u32 init_enet_pram_offset, cecr_subblock, command, maccfg1;
2439 u32 ifstat, i, j, size, l2qt, l3qt, length;
2440 u16 temoder = UCC_GETH_TEMODER_INIT;
2442 u8 function_code = 0;
2444 u8 numThreadsRxNumerical, numThreadsTxNumerical;
2446 ugeth_vdbg("%s: IN", __FUNCTION__);
2448 ug_info = ugeth->ug_info;
2449 uf_info = &ug_info->uf_info;
2450 uf_regs = uccf->uf_regs;
2451 ug_regs = ugeth->ug_regs;
2453 switch (ug_info->numThreadsRx) {
2454 case UCC_GETH_NUM_OF_THREADS_1:
2455 numThreadsRxNumerical = 1;
2457 case UCC_GETH_NUM_OF_THREADS_2:
2458 numThreadsRxNumerical = 2;
2460 case UCC_GETH_NUM_OF_THREADS_4:
2461 numThreadsRxNumerical = 4;
2463 case UCC_GETH_NUM_OF_THREADS_6:
2464 numThreadsRxNumerical = 6;
2466 case UCC_GETH_NUM_OF_THREADS_8:
2467 numThreadsRxNumerical = 8;
2470 if (netif_msg_ifup(ugeth))
2471 ugeth_err("%s: Bad number of Rx threads value.",
2473 ucc_geth_memclean(ugeth);
2478 switch (ug_info->numThreadsTx) {
2479 case UCC_GETH_NUM_OF_THREADS_1:
2480 numThreadsTxNumerical = 1;
2482 case UCC_GETH_NUM_OF_THREADS_2:
2483 numThreadsTxNumerical = 2;
2485 case UCC_GETH_NUM_OF_THREADS_4:
2486 numThreadsTxNumerical = 4;
2488 case UCC_GETH_NUM_OF_THREADS_6:
2489 numThreadsTxNumerical = 6;
2491 case UCC_GETH_NUM_OF_THREADS_8:
2492 numThreadsTxNumerical = 8;
2495 if (netif_msg_ifup(ugeth))
2496 ugeth_err("%s: Bad number of Tx threads value.",
2498 ucc_geth_memclean(ugeth);
2503 /* Calculate rx_extended_features */
2504 ugeth->rx_non_dynamic_extended_features = ug_info->ipCheckSumCheck ||
2505 ug_info->ipAddressAlignment ||
2506 (ug_info->numStationAddresses !=
2507 UCC_GETH_NUM_OF_STATION_ADDRESSES_1);
2509 ugeth->rx_extended_features = ugeth->rx_non_dynamic_extended_features ||
2510 (ug_info->vlanOperationTagged != UCC_GETH_VLAN_OPERATION_TAGGED_NOP)
2511 || (ug_info->vlanOperationNonTagged !=
2512 UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP);
2514 init_default_reg_vals(&uf_regs->upsmr,
2515 &ug_regs->maccfg1, &ug_regs->maccfg2);
2518 /* For more details see the hardware spec. */
2519 init_rx_parameters(ug_info->bro,
2520 ug_info->rsh, ug_info->pro, &uf_regs->upsmr);
2522 /* We're going to ignore other registers for now, */
2523 /* except as needed to get up and running */
2526 /* For more details see the hardware spec. */
2527 init_flow_control_params(ug_info->aufc,
2528 ug_info->receiveFlowControl,
2529 ug_info->transmitFlowControl,
2530 ug_info->pausePeriod,
2531 ug_info->extensionField,
2533 &ug_regs->uempr, &ug_regs->maccfg1);
2535 maccfg1 = in_be32(&ug_regs->maccfg1);
2536 maccfg1 |= MACCFG1_ENABLE_RX;
2537 maccfg1 |= MACCFG1_ENABLE_TX;
2538 out_be32(&ug_regs->maccfg1, maccfg1);
2541 /* For more details see the hardware spec. */
2542 ret_val = init_inter_frame_gap_params(ug_info->nonBackToBackIfgPart1,
2543 ug_info->nonBackToBackIfgPart2,
2545 miminumInterFrameGapEnforcement,
2546 ug_info->backToBackInterFrameGap,
2549 if (netif_msg_ifup(ugeth))
2550 ugeth_err("%s: IPGIFG initialization parameter too large.",
2552 ucc_geth_memclean(ugeth);
2557 /* For more details see the hardware spec. */
2558 ret_val = init_half_duplex_params(ug_info->altBeb,
2559 ug_info->backPressureNoBackoff,
2561 ug_info->excessDefer,
2562 ug_info->altBebTruncation,
2563 ug_info->maxRetransmission,
2564 ug_info->collisionWindow,
2567 if (netif_msg_ifup(ugeth))
2568 ugeth_err("%s: Half Duplex initialization parameter too large.",
2570 ucc_geth_memclean(ugeth);
2575 /* For more details see the hardware spec. */
2576 /* Read only - resets upon read */
2577 ifstat = in_be32(&ug_regs->ifstat);
2580 /* For more details see the hardware spec. */
2581 out_be32(&ug_regs->uempr, 0);
2584 /* For more details see the hardware spec. */
2585 init_hw_statistics_gathering_mode((ug_info->statisticsMode &
2586 UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE),
2587 0, &uf_regs->upsmr, &ug_regs->uescr);
2589 /* Allocate Tx bds */
2590 for (j = 0; j < ug_info->numQueuesTx; j++) {
2591 /* Allocate in multiple of
2592 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT,
2593 according to spec */
2594 length = ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd))
2595 / UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2596 * UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
2597 if ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)) %
2598 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2599 length += UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
2600 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2602 if (UCC_GETH_TX_BD_RING_ALIGNMENT > 4)
2603 align = UCC_GETH_TX_BD_RING_ALIGNMENT;
2604 ugeth->tx_bd_ring_offset[j] =
2605 kmalloc((u32) (length + align), GFP_KERNEL);
2607 if (ugeth->tx_bd_ring_offset[j] != 0)
2608 ugeth->p_tx_bd_ring[j] =
2609 (void*)((ugeth->tx_bd_ring_offset[j] +
2610 align) & ~(align - 1));
2611 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2612 ugeth->tx_bd_ring_offset[j] =
2613 qe_muram_alloc(length,
2614 UCC_GETH_TX_BD_RING_ALIGNMENT);
2615 if (!IS_ERR_VALUE(ugeth->tx_bd_ring_offset[j]))
2616 ugeth->p_tx_bd_ring[j] =
2617 (u8 *) qe_muram_addr(ugeth->
2618 tx_bd_ring_offset[j]);
2620 if (!ugeth->p_tx_bd_ring[j]) {
2621 if (netif_msg_ifup(ugeth))
2623 ("%s: Can not allocate memory for Tx bd rings.",
2625 ucc_geth_memclean(ugeth);
2628 /* Zero unused end of bd ring, according to spec */
2629 memset(ugeth->p_tx_bd_ring[j] +
2630 ug_info->bdRingLenTx[j] * sizeof(struct qe_bd), 0,
2631 length - ug_info->bdRingLenTx[j] * sizeof(struct qe_bd));
2634 /* Allocate Rx bds */
2635 for (j = 0; j < ug_info->numQueuesRx; j++) {
2636 length = ug_info->bdRingLenRx[j] * sizeof(struct qe_bd);
2637 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2639 if (UCC_GETH_RX_BD_RING_ALIGNMENT > 4)
2640 align = UCC_GETH_RX_BD_RING_ALIGNMENT;
2641 ugeth->rx_bd_ring_offset[j] =
2642 kmalloc((u32) (length + align), GFP_KERNEL);
2643 if (ugeth->rx_bd_ring_offset[j] != 0)
2644 ugeth->p_rx_bd_ring[j] =
2645 (void*)((ugeth->rx_bd_ring_offset[j] +
2646 align) & ~(align - 1));
2647 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2648 ugeth->rx_bd_ring_offset[j] =
2649 qe_muram_alloc(length,
2650 UCC_GETH_RX_BD_RING_ALIGNMENT);
2651 if (!IS_ERR_VALUE(ugeth->rx_bd_ring_offset[j]))
2652 ugeth->p_rx_bd_ring[j] =
2653 (u8 *) qe_muram_addr(ugeth->
2654 rx_bd_ring_offset[j]);
2656 if (!ugeth->p_rx_bd_ring[j]) {
2657 if (netif_msg_ifup(ugeth))
2659 ("%s: Can not allocate memory for Rx bd rings.",
2661 ucc_geth_memclean(ugeth);
2667 for (j = 0; j < ug_info->numQueuesTx; j++) {
2668 /* Setup the skbuff rings */
2669 ugeth->tx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2670 ugeth->ug_info->bdRingLenTx[j],
2673 if (ugeth->tx_skbuff[j] == NULL) {
2674 if (netif_msg_ifup(ugeth))
2675 ugeth_err("%s: Could not allocate tx_skbuff",
2677 ucc_geth_memclean(ugeth);
2681 for (i = 0; i < ugeth->ug_info->bdRingLenTx[j]; i++)
2682 ugeth->tx_skbuff[j][i] = NULL;
2684 ugeth->skb_curtx[j] = ugeth->skb_dirtytx[j] = 0;
2685 bd = ugeth->confBd[j] = ugeth->txBd[j] = ugeth->p_tx_bd_ring[j];
2686 for (i = 0; i < ug_info->bdRingLenTx[j]; i++) {
2687 /* clear bd buffer */
2688 out_be32(&((struct qe_bd *)bd)->buf, 0);
2689 /* set bd status and length */
2690 out_be32((u32 *)bd, 0);
2691 bd += sizeof(struct qe_bd);
2693 bd -= sizeof(struct qe_bd);
2694 /* set bd status and length */
2695 out_be32((u32 *)bd, T_W); /* for last BD set Wrap bit */
2699 for (j = 0; j < ug_info->numQueuesRx; j++) {
2700 /* Setup the skbuff rings */
2701 ugeth->rx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2702 ugeth->ug_info->bdRingLenRx[j],
2705 if (ugeth->rx_skbuff[j] == NULL) {
2706 if (netif_msg_ifup(ugeth))
2707 ugeth_err("%s: Could not allocate rx_skbuff",
2709 ucc_geth_memclean(ugeth);
2713 for (i = 0; i < ugeth->ug_info->bdRingLenRx[j]; i++)
2714 ugeth->rx_skbuff[j][i] = NULL;
2716 ugeth->skb_currx[j] = 0;
2717 bd = ugeth->rxBd[j] = ugeth->p_rx_bd_ring[j];
2718 for (i = 0; i < ug_info->bdRingLenRx[j]; i++) {
2719 /* set bd status and length */
2720 out_be32((u32 *)bd, R_I);
2721 /* clear bd buffer */
2722 out_be32(&((struct qe_bd *)bd)->buf, 0);
2723 bd += sizeof(struct qe_bd);
2725 bd -= sizeof(struct qe_bd);
2726 /* set bd status and length */
2727 out_be32((u32 *)bd, R_W); /* for last BD set Wrap bit */
2733 /* Tx global PRAM */
2734 /* Allocate global tx parameter RAM page */
2735 ugeth->tx_glbl_pram_offset =
2736 qe_muram_alloc(sizeof(struct ucc_geth_tx_global_pram),
2737 UCC_GETH_TX_GLOBAL_PRAM_ALIGNMENT);
2738 if (IS_ERR_VALUE(ugeth->tx_glbl_pram_offset)) {
2739 if (netif_msg_ifup(ugeth))
2741 ("%s: Can not allocate DPRAM memory for p_tx_glbl_pram.",
2743 ucc_geth_memclean(ugeth);
2746 ugeth->p_tx_glbl_pram =
2747 (struct ucc_geth_tx_global_pram *) qe_muram_addr(ugeth->
2748 tx_glbl_pram_offset);
2749 /* Zero out p_tx_glbl_pram */
2750 memset(ugeth->p_tx_glbl_pram, 0, sizeof(struct ucc_geth_tx_global_pram));
2752 /* Fill global PRAM */
2755 /* Size varies with number of Tx threads */
2756 ugeth->thread_dat_tx_offset =
2757 qe_muram_alloc(numThreadsTxNumerical *
2758 sizeof(struct ucc_geth_thread_data_tx) +
2759 32 * (numThreadsTxNumerical == 1),
2760 UCC_GETH_THREAD_DATA_ALIGNMENT);
2761 if (IS_ERR_VALUE(ugeth->thread_dat_tx_offset)) {
2762 if (netif_msg_ifup(ugeth))
2764 ("%s: Can not allocate DPRAM memory for p_thread_data_tx.",
2766 ucc_geth_memclean(ugeth);
2770 ugeth->p_thread_data_tx =
2771 (struct ucc_geth_thread_data_tx *) qe_muram_addr(ugeth->
2772 thread_dat_tx_offset);
2773 out_be32(&ugeth->p_tx_glbl_pram->tqptr, ugeth->thread_dat_tx_offset);
2776 for (i = 0; i < UCC_GETH_TX_VTAG_TABLE_ENTRY_MAX; i++)
2777 out_be32(&ugeth->p_tx_glbl_pram->vtagtable[i],
2778 ug_info->vtagtable[i]);
2781 for (i = 0; i < TX_IP_OFFSET_ENTRY_MAX; i++)
2782 ugeth->p_tx_glbl_pram->iphoffset[i] = ug_info->iphoffset[i];
2785 /* Size varies with number of Tx queues */
2786 ugeth->send_q_mem_reg_offset =
2787 qe_muram_alloc(ug_info->numQueuesTx *
2788 sizeof(struct ucc_geth_send_queue_qd),
2789 UCC_GETH_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
2790 if (IS_ERR_VALUE(ugeth->send_q_mem_reg_offset)) {
2791 if (netif_msg_ifup(ugeth))
2793 ("%s: Can not allocate DPRAM memory for p_send_q_mem_reg.",
2795 ucc_geth_memclean(ugeth);
2799 ugeth->p_send_q_mem_reg =
2800 (struct ucc_geth_send_queue_mem_region *) qe_muram_addr(ugeth->
2801 send_q_mem_reg_offset);
2802 out_be32(&ugeth->p_tx_glbl_pram->sqptr, ugeth->send_q_mem_reg_offset);
2804 /* Setup the table */
2805 /* Assume BD rings are already established */
2806 for (i = 0; i < ug_info->numQueuesTx; i++) {
2808 ugeth->p_tx_bd_ring[i] + (ug_info->bdRingLenTx[i] -
2809 1) * sizeof(struct qe_bd);
2810 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2811 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2812 (u32) virt_to_phys(ugeth->p_tx_bd_ring[i]));
2813 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2814 last_bd_completed_address,
2815 (u32) virt_to_phys(endOfRing));
2816 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2818 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2819 (u32) immrbar_virt_to_phys(ugeth->
2821 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2822 last_bd_completed_address,
2823 (u32) immrbar_virt_to_phys(endOfRing));
2827 /* schedulerbasepointer */
2829 if (ug_info->numQueuesTx > 1) {
2830 /* scheduler exists only if more than 1 tx queue */
2831 ugeth->scheduler_offset =
2832 qe_muram_alloc(sizeof(struct ucc_geth_scheduler),
2833 UCC_GETH_SCHEDULER_ALIGNMENT);
2834 if (IS_ERR_VALUE(ugeth->scheduler_offset)) {
2835 if (netif_msg_ifup(ugeth))
2837 ("%s: Can not allocate DPRAM memory for p_scheduler.",
2839 ucc_geth_memclean(ugeth);
2843 ugeth->p_scheduler =
2844 (struct ucc_geth_scheduler *) qe_muram_addr(ugeth->
2846 out_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer,
2847 ugeth->scheduler_offset);
2848 /* Zero out p_scheduler */
2849 memset(ugeth->p_scheduler, 0, sizeof(struct ucc_geth_scheduler));
2851 /* Set values in scheduler */
2852 out_be32(&ugeth->p_scheduler->mblinterval,
2853 ug_info->mblinterval);
2854 out_be16(&ugeth->p_scheduler->nortsrbytetime,
2855 ug_info->nortsrbytetime);
2856 ugeth->p_scheduler->fracsiz = ug_info->fracsiz;
2857 ugeth->p_scheduler->strictpriorityq = ug_info->strictpriorityq;
2858 ugeth->p_scheduler->txasap = ug_info->txasap;
2859 ugeth->p_scheduler->extrabw = ug_info->extrabw;
2860 for (i = 0; i < NUM_TX_QUEUES; i++)
2861 ugeth->p_scheduler->weightfactor[i] =
2862 ug_info->weightfactor[i];
2864 /* Set pointers to cpucount registers in scheduler */
2865 ugeth->p_cpucount[0] = &(ugeth->p_scheduler->cpucount0);
2866 ugeth->p_cpucount[1] = &(ugeth->p_scheduler->cpucount1);
2867 ugeth->p_cpucount[2] = &(ugeth->p_scheduler->cpucount2);
2868 ugeth->p_cpucount[3] = &(ugeth->p_scheduler->cpucount3);
2869 ugeth->p_cpucount[4] = &(ugeth->p_scheduler->cpucount4);
2870 ugeth->p_cpucount[5] = &(ugeth->p_scheduler->cpucount5);
2871 ugeth->p_cpucount[6] = &(ugeth->p_scheduler->cpucount6);
2872 ugeth->p_cpucount[7] = &(ugeth->p_scheduler->cpucount7);
2875 /* schedulerbasepointer */
2876 /* TxRMON_PTR (statistics) */
2878 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX) {
2879 ugeth->tx_fw_statistics_pram_offset =
2880 qe_muram_alloc(sizeof
2881 (struct ucc_geth_tx_firmware_statistics_pram),
2882 UCC_GETH_TX_STATISTICS_ALIGNMENT);
2883 if (IS_ERR_VALUE(ugeth->tx_fw_statistics_pram_offset)) {
2884 if (netif_msg_ifup(ugeth))
2886 ("%s: Can not allocate DPRAM memory for"
2887 " p_tx_fw_statistics_pram.",
2889 ucc_geth_memclean(ugeth);
2892 ugeth->p_tx_fw_statistics_pram =
2893 (struct ucc_geth_tx_firmware_statistics_pram *)
2894 qe_muram_addr(ugeth->tx_fw_statistics_pram_offset);
2895 /* Zero out p_tx_fw_statistics_pram */
2896 memset(ugeth->p_tx_fw_statistics_pram,
2897 0, sizeof(struct ucc_geth_tx_firmware_statistics_pram));
2901 /* Already has speed set */
2903 if (ug_info->numQueuesTx > 1)
2904 temoder |= TEMODER_SCHEDULER_ENABLE;
2905 if (ug_info->ipCheckSumGenerate)
2906 temoder |= TEMODER_IP_CHECKSUM_GENERATE;
2907 temoder |= ((ug_info->numQueuesTx - 1) << TEMODER_NUM_OF_QUEUES_SHIFT);
2908 out_be16(&ugeth->p_tx_glbl_pram->temoder, temoder);
2910 test = in_be16(&ugeth->p_tx_glbl_pram->temoder);
2912 /* Function code register value to be used later */
2913 function_code = UCC_BMR_BO_BE | UCC_BMR_GBL;
2914 /* Required for QE */
2916 /* function code register */
2917 out_be32(&ugeth->p_tx_glbl_pram->tstate, ((u32) function_code) << 24);
2919 /* Rx global PRAM */
2920 /* Allocate global rx parameter RAM page */
2921 ugeth->rx_glbl_pram_offset =
2922 qe_muram_alloc(sizeof(struct ucc_geth_rx_global_pram),
2923 UCC_GETH_RX_GLOBAL_PRAM_ALIGNMENT);
2924 if (IS_ERR_VALUE(ugeth->rx_glbl_pram_offset)) {
2925 if (netif_msg_ifup(ugeth))
2927 ("%s: Can not allocate DPRAM memory for p_rx_glbl_pram.",
2929 ucc_geth_memclean(ugeth);
2932 ugeth->p_rx_glbl_pram =
2933 (struct ucc_geth_rx_global_pram *) qe_muram_addr(ugeth->
2934 rx_glbl_pram_offset);
2935 /* Zero out p_rx_glbl_pram */
2936 memset(ugeth->p_rx_glbl_pram, 0, sizeof(struct ucc_geth_rx_global_pram));
2938 /* Fill global PRAM */
2941 /* Size varies with number of Rx threads */
2942 ugeth->thread_dat_rx_offset =
2943 qe_muram_alloc(numThreadsRxNumerical *
2944 sizeof(struct ucc_geth_thread_data_rx),
2945 UCC_GETH_THREAD_DATA_ALIGNMENT);
2946 if (IS_ERR_VALUE(ugeth->thread_dat_rx_offset)) {
2947 if (netif_msg_ifup(ugeth))
2949 ("%s: Can not allocate DPRAM memory for p_thread_data_rx.",
2951 ucc_geth_memclean(ugeth);
2955 ugeth->p_thread_data_rx =
2956 (struct ucc_geth_thread_data_rx *) qe_muram_addr(ugeth->
2957 thread_dat_rx_offset);
2958 out_be32(&ugeth->p_rx_glbl_pram->rqptr, ugeth->thread_dat_rx_offset);
2961 out_be16(&ugeth->p_rx_glbl_pram->typeorlen, ug_info->typeorlen);
2963 /* rxrmonbaseptr (statistics) */
2965 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX) {
2966 ugeth->rx_fw_statistics_pram_offset =
2967 qe_muram_alloc(sizeof
2968 (struct ucc_geth_rx_firmware_statistics_pram),
2969 UCC_GETH_RX_STATISTICS_ALIGNMENT);
2970 if (IS_ERR_VALUE(ugeth->rx_fw_statistics_pram_offset)) {
2971 if (netif_msg_ifup(ugeth))
2973 ("%s: Can not allocate DPRAM memory for"
2974 " p_rx_fw_statistics_pram.", __FUNCTION__);
2975 ucc_geth_memclean(ugeth);
2978 ugeth->p_rx_fw_statistics_pram =
2979 (struct ucc_geth_rx_firmware_statistics_pram *)
2980 qe_muram_addr(ugeth->rx_fw_statistics_pram_offset);
2981 /* Zero out p_rx_fw_statistics_pram */
2982 memset(ugeth->p_rx_fw_statistics_pram, 0,
2983 sizeof(struct ucc_geth_rx_firmware_statistics_pram));
2986 /* intCoalescingPtr */
2988 /* Size varies with number of Rx queues */
2989 ugeth->rx_irq_coalescing_tbl_offset =
2990 qe_muram_alloc(ug_info->numQueuesRx *
2991 sizeof(struct ucc_geth_rx_interrupt_coalescing_entry)
2992 + 4, UCC_GETH_RX_INTERRUPT_COALESCING_ALIGNMENT);
2993 if (IS_ERR_VALUE(ugeth->rx_irq_coalescing_tbl_offset)) {
2994 if (netif_msg_ifup(ugeth))
2996 ("%s: Can not allocate DPRAM memory for"
2997 " p_rx_irq_coalescing_tbl.", __FUNCTION__);
2998 ucc_geth_memclean(ugeth);
3002 ugeth->p_rx_irq_coalescing_tbl =
3003 (struct ucc_geth_rx_interrupt_coalescing_table *)
3004 qe_muram_addr(ugeth->rx_irq_coalescing_tbl_offset);
3005 out_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr,
3006 ugeth->rx_irq_coalescing_tbl_offset);
3008 /* Fill interrupt coalescing table */
3009 for (i = 0; i < ug_info->numQueuesRx; i++) {
3010 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
3011 interruptcoalescingmaxvalue,
3012 ug_info->interruptcoalescingmaxvalue[i]);
3013 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
3014 interruptcoalescingcounter,
3015 ug_info->interruptcoalescingmaxvalue[i]);
3019 init_max_rx_buff_len(uf_info->max_rx_buf_length,
3020 &ugeth->p_rx_glbl_pram->mrblr);
3022 out_be16(&ugeth->p_rx_glbl_pram->mflr, ug_info->maxFrameLength);
3024 init_min_frame_len(ug_info->minFrameLength,
3025 &ugeth->p_rx_glbl_pram->minflr,
3026 &ugeth->p_rx_glbl_pram->mrblr);
3028 out_be16(&ugeth->p_rx_glbl_pram->maxd1, ug_info->maxD1Length);
3030 out_be16(&ugeth->p_rx_glbl_pram->maxd2, ug_info->maxD2Length);
3034 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++)
3035 l2qt |= (ug_info->l2qt[i] << (28 - 4 * i));
3036 out_be32(&ugeth->p_rx_glbl_pram->l2qt, l2qt);
3039 for (j = 0; j < UCC_GETH_IP_PRIORITY_MAX; j += 8) {
3041 for (i = 0; i < 8; i++)
3042 l3qt |= (ug_info->l3qt[j + i] << (28 - 4 * i));
3043 out_be32(&ugeth->p_rx_glbl_pram->l3qt[j/8], l3qt);
3047 out_be16(&ugeth->p_rx_glbl_pram->vlantype, ug_info->vlantype);
3050 out_be16(&ugeth->p_rx_glbl_pram->vlantci, ug_info->vlantci);
3053 out_be32(&ugeth->p_rx_glbl_pram->ecamptr, ug_info->ecamptr);
3056 /* Size varies with number of Rx queues */
3057 ugeth->rx_bd_qs_tbl_offset =
3058 qe_muram_alloc(ug_info->numQueuesRx *
3059 (sizeof(struct ucc_geth_rx_bd_queues_entry) +
3060 sizeof(struct ucc_geth_rx_prefetched_bds)),
3061 UCC_GETH_RX_BD_QUEUES_ALIGNMENT);
3062 if (IS_ERR_VALUE(ugeth->rx_bd_qs_tbl_offset)) {
3063 if (netif_msg_ifup(ugeth))
3065 ("%s: Can not allocate DPRAM memory for p_rx_bd_qs_tbl.",
3067 ucc_geth_memclean(ugeth);
3071 ugeth->p_rx_bd_qs_tbl =
3072 (struct ucc_geth_rx_bd_queues_entry *) qe_muram_addr(ugeth->
3073 rx_bd_qs_tbl_offset);
3074 out_be32(&ugeth->p_rx_glbl_pram->rbdqptr, ugeth->rx_bd_qs_tbl_offset);
3075 /* Zero out p_rx_bd_qs_tbl */
3076 memset(ugeth->p_rx_bd_qs_tbl,
3078 ug_info->numQueuesRx * (sizeof(struct ucc_geth_rx_bd_queues_entry) +
3079 sizeof(struct ucc_geth_rx_prefetched_bds)));
3081 /* Setup the table */
3082 /* Assume BD rings are already established */
3083 for (i = 0; i < ug_info->numQueuesRx; i++) {
3084 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
3085 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
3086 (u32) virt_to_phys(ugeth->p_rx_bd_ring[i]));
3087 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
3089 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
3090 (u32) immrbar_virt_to_phys(ugeth->
3093 /* rest of fields handled by QE */
3097 /* Already has speed set */
3099 if (ugeth->rx_extended_features)
3100 remoder |= REMODER_RX_EXTENDED_FEATURES;
3101 if (ug_info->rxExtendedFiltering)
3102 remoder |= REMODER_RX_EXTENDED_FILTERING;
3103 if (ug_info->dynamicMaxFrameLength)
3104 remoder |= REMODER_DYNAMIC_MAX_FRAME_LENGTH;
3105 if (ug_info->dynamicMinFrameLength)
3106 remoder |= REMODER_DYNAMIC_MIN_FRAME_LENGTH;
3108 ug_info->vlanOperationTagged << REMODER_VLAN_OPERATION_TAGGED_SHIFT;
3111 vlanOperationNonTagged << REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT;
3112 remoder |= ug_info->rxQoSMode << REMODER_RX_QOS_MODE_SHIFT;
3113 remoder |= ((ug_info->numQueuesRx - 1) << REMODER_NUM_OF_QUEUES_SHIFT);
3114 if (ug_info->ipCheckSumCheck)
3115 remoder |= REMODER_IP_CHECKSUM_CHECK;
3116 if (ug_info->ipAddressAlignment)
3117 remoder |= REMODER_IP_ADDRESS_ALIGNMENT;
3118 out_be32(&ugeth->p_rx_glbl_pram->remoder, remoder);
3120 /* Note that this function must be called */
3121 /* ONLY AFTER p_tx_fw_statistics_pram */
3122 /* andp_UccGethRxFirmwareStatisticsPram are allocated ! */
3123 init_firmware_statistics_gathering_mode((ug_info->
3125 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX),
3126 (ug_info->statisticsMode &
3127 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX),
3128 &ugeth->p_tx_glbl_pram->txrmonbaseptr,
3129 ugeth->tx_fw_statistics_pram_offset,
3130 &ugeth->p_rx_glbl_pram->rxrmonbaseptr,
3131 ugeth->rx_fw_statistics_pram_offset,
3132 &ugeth->p_tx_glbl_pram->temoder,
3133 &ugeth->p_rx_glbl_pram->remoder);
3135 /* function code register */
3136 ugeth->p_rx_glbl_pram->rstate = function_code;
3138 /* initialize extended filtering */
3139 if (ug_info->rxExtendedFiltering) {
3140 if (!ug_info->extendedFilteringChainPointer) {
3141 if (netif_msg_ifup(ugeth))
3142 ugeth_err("%s: Null Extended Filtering Chain Pointer.",
3144 ucc_geth_memclean(ugeth);
3148 /* Allocate memory for extended filtering Mode Global
3150 ugeth->exf_glbl_param_offset =
3151 qe_muram_alloc(sizeof(struct ucc_geth_exf_global_pram),
3152 UCC_GETH_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT);
3153 if (IS_ERR_VALUE(ugeth->exf_glbl_param_offset)) {
3154 if (netif_msg_ifup(ugeth))
3156 ("%s: Can not allocate DPRAM memory for"
3157 " p_exf_glbl_param.", __FUNCTION__);
3158 ucc_geth_memclean(ugeth);
3162 ugeth->p_exf_glbl_param =
3163 (struct ucc_geth_exf_global_pram *) qe_muram_addr(ugeth->
3164 exf_glbl_param_offset);
3165 out_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam,
3166 ugeth->exf_glbl_param_offset);
3167 out_be32(&ugeth->p_exf_glbl_param->l2pcdptr,
3168 (u32) ug_info->extendedFilteringChainPointer);
3170 } else { /* initialize 82xx style address filtering */
3172 /* Init individual address recognition registers to disabled */
3174 for (j = 0; j < NUM_OF_PADDRS; j++)
3175 ugeth_82xx_filtering_clear_addr_in_paddr(ugeth, (u8) j);
3178 (struct ucc_geth_82xx_address_filtering_pram *) ugeth->
3179 p_rx_glbl_pram->addressfiltering;
3181 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
3182 ENET_ADDR_TYPE_GROUP);
3183 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
3184 ENET_ADDR_TYPE_INDIVIDUAL);
3188 * Initialize UCC at QE level
3191 command = QE_INIT_TX_RX;
3193 /* Allocate shadow InitEnet command parameter structure.
3194 * This is needed because after the InitEnet command is executed,
3195 * the structure in DPRAM is released, because DPRAM is a premium
3197 * This shadow structure keeps a copy of what was done so that the
3198 * allocated resources can be released when the channel is freed.
3200 if (!(ugeth->p_init_enet_param_shadow =
3201 kmalloc(sizeof(struct ucc_geth_init_pram), GFP_KERNEL))) {
3202 if (netif_msg_ifup(ugeth))
3204 ("%s: Can not allocate memory for"
3205 " p_UccInitEnetParamShadows.", __FUNCTION__);
3206 ucc_geth_memclean(ugeth);
3209 /* Zero out *p_init_enet_param_shadow */
3210 memset((char *)ugeth->p_init_enet_param_shadow,
3211 0, sizeof(struct ucc_geth_init_pram));
3213 /* Fill shadow InitEnet command parameter structure */
3215 ugeth->p_init_enet_param_shadow->resinit1 =
3216 ENET_INIT_PARAM_MAGIC_RES_INIT1;
3217 ugeth->p_init_enet_param_shadow->resinit2 =
3218 ENET_INIT_PARAM_MAGIC_RES_INIT2;
3219 ugeth->p_init_enet_param_shadow->resinit3 =
3220 ENET_INIT_PARAM_MAGIC_RES_INIT3;
3221 ugeth->p_init_enet_param_shadow->resinit4 =
3222 ENET_INIT_PARAM_MAGIC_RES_INIT4;
3223 ugeth->p_init_enet_param_shadow->resinit5 =
3224 ENET_INIT_PARAM_MAGIC_RES_INIT5;
3225 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
3226 ((u32) ug_info->numThreadsRx) << ENET_INIT_PARAM_RGF_SHIFT;
3227 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
3228 ((u32) ug_info->numThreadsTx) << ENET_INIT_PARAM_TGF_SHIFT;
3230 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
3231 ugeth->rx_glbl_pram_offset | ug_info->riscRx;
3232 if ((ug_info->largestexternallookupkeysize !=
3233 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE)
3234 && (ug_info->largestexternallookupkeysize !=
3235 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
3236 && (ug_info->largestexternallookupkeysize !=
3237 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)) {
3238 if (netif_msg_ifup(ugeth))
3239 ugeth_err("%s: Invalid largest External Lookup Key Size.",
3241 ucc_geth_memclean(ugeth);
3244 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize =
3245 ug_info->largestexternallookupkeysize;
3246 size = sizeof(struct ucc_geth_thread_rx_pram);
3247 if (ug_info->rxExtendedFiltering) {
3248 size += THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
3249 if (ug_info->largestexternallookupkeysize ==
3250 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
3252 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
3253 if (ug_info->largestexternallookupkeysize ==
3254 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
3256 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
3259 if ((ret_val = fill_init_enet_entries(ugeth, &(ugeth->
3260 p_init_enet_param_shadow->rxthread[0]),
3261 (u8) (numThreadsRxNumerical + 1)
3262 /* Rx needs one extra for terminator */
3263 , size, UCC_GETH_THREAD_RX_PRAM_ALIGNMENT,
3264 ug_info->riscRx, 1)) != 0) {
3265 if (netif_msg_ifup(ugeth))
3266 ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
3268 ucc_geth_memclean(ugeth);
3272 ugeth->p_init_enet_param_shadow->txglobal =
3273 ugeth->tx_glbl_pram_offset | ug_info->riscTx;
3275 fill_init_enet_entries(ugeth,
3276 &(ugeth->p_init_enet_param_shadow->
3277 txthread[0]), numThreadsTxNumerical,
3278 sizeof(struct ucc_geth_thread_tx_pram),
3279 UCC_GETH_THREAD_TX_PRAM_ALIGNMENT,
3280 ug_info->riscTx, 0)) != 0) {
3281 if (netif_msg_ifup(ugeth))
3282 ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
3284 ucc_geth_memclean(ugeth);
3288 /* Load Rx bds with buffers */
3289 for (i = 0; i < ug_info->numQueuesRx; i++) {
3290 if ((ret_val = rx_bd_buffer_set(ugeth, (u8) i)) != 0) {
3291 if (netif_msg_ifup(ugeth))
3292 ugeth_err("%s: Can not fill Rx bds with buffers.",
3294 ucc_geth_memclean(ugeth);
3299 /* Allocate InitEnet command parameter structure */
3300 init_enet_pram_offset = qe_muram_alloc(sizeof(struct ucc_geth_init_pram), 4);
3301 if (IS_ERR_VALUE(init_enet_pram_offset)) {
3302 if (netif_msg_ifup(ugeth))
3304 ("%s: Can not allocate DPRAM memory for p_init_enet_pram.",
3306 ucc_geth_memclean(ugeth);
3310 (struct ucc_geth_init_pram *) qe_muram_addr(init_enet_pram_offset);
3312 /* Copy shadow InitEnet command parameter structure into PRAM */
3313 p_init_enet_pram->resinit1 = ugeth->p_init_enet_param_shadow->resinit1;
3314 p_init_enet_pram->resinit2 = ugeth->p_init_enet_param_shadow->resinit2;
3315 p_init_enet_pram->resinit3 = ugeth->p_init_enet_param_shadow->resinit3;
3316 p_init_enet_pram->resinit4 = ugeth->p_init_enet_param_shadow->resinit4;
3317 out_be16(&p_init_enet_pram->resinit5,
3318 ugeth->p_init_enet_param_shadow->resinit5);
3319 p_init_enet_pram->largestexternallookupkeysize =
3320 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize;
3321 out_be32(&p_init_enet_pram->rgftgfrxglobal,
3322 ugeth->p_init_enet_param_shadow->rgftgfrxglobal);
3323 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_RX; i++)
3324 out_be32(&p_init_enet_pram->rxthread[i],
3325 ugeth->p_init_enet_param_shadow->rxthread[i]);
3326 out_be32(&p_init_enet_pram->txglobal,
3327 ugeth->p_init_enet_param_shadow->txglobal);
3328 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_TX; i++)
3329 out_be32(&p_init_enet_pram->txthread[i],
3330 ugeth->p_init_enet_param_shadow->txthread[i]);
3332 /* Issue QE command */
3334 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
3335 qe_issue_cmd(command, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
3336 init_enet_pram_offset);
3338 /* Free InitEnet command parameter */
3339 qe_muram_free(init_enet_pram_offset);
3344 /* ucc_geth_timeout gets called when a packet has not been
3345 * transmitted after a set amount of time.
3346 * For now, assume that clearing out all the structures, and
3347 * starting over will fix the problem. */
3348 static void ucc_geth_timeout(struct net_device *dev)
3350 struct ucc_geth_private *ugeth = netdev_priv(dev);
3352 ugeth_vdbg("%s: IN", __FUNCTION__);
3354 dev->stats.tx_errors++;
3356 ugeth_dump_regs(ugeth);
3358 if (dev->flags & IFF_UP) {
3359 ucc_geth_stop(ugeth);
3360 ucc_geth_startup(ugeth);
3363 netif_schedule(dev);
3366 /* This is called by the kernel when a frame is ready for transmission. */
3367 /* It is pointed to by the dev->hard_start_xmit function pointer */
3368 static int ucc_geth_start_xmit(struct sk_buff *skb, struct net_device *dev)
3370 struct ucc_geth_private *ugeth = netdev_priv(dev);
3371 #ifdef CONFIG_UGETH_TX_ON_DEMAND
3372 struct ucc_fast_private *uccf;
3374 u8 *bd; /* BD pointer */
3378 ugeth_vdbg("%s: IN", __FUNCTION__);
3380 spin_lock_irq(&ugeth->lock);
3382 dev->stats.tx_bytes += skb->len;
3384 /* Start from the next BD that should be filled */
3385 bd = ugeth->txBd[txQ];
3386 bd_status = in_be32((u32 *)bd);
3387 /* Save the skb pointer so we can free it later */
3388 ugeth->tx_skbuff[txQ][ugeth->skb_curtx[txQ]] = skb;
3390 /* Update the current skb pointer (wrapping if this was the last) */
3391 ugeth->skb_curtx[txQ] =
3392 (ugeth->skb_curtx[txQ] +
3393 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3395 /* set up the buffer descriptor */
3396 out_be32(&((struct qe_bd *)bd)->buf,
3397 dma_map_single(NULL, skb->data, skb->len, DMA_TO_DEVICE));
3399 /* printk(KERN_DEBUG"skb->data is 0x%x\n",skb->data); */
3401 bd_status = (bd_status & T_W) | T_R | T_I | T_L | skb->len;
3403 /* set bd status and length */
3404 out_be32((u32 *)bd, bd_status);
3406 dev->trans_start = jiffies;
3408 /* Move to next BD in the ring */
3409 if (!(bd_status & T_W))
3410 bd += sizeof(struct qe_bd);
3412 bd = ugeth->p_tx_bd_ring[txQ];
3414 /* If the next BD still needs to be cleaned up, then the bds
3415 are full. We need to tell the kernel to stop sending us stuff. */
3416 if (bd == ugeth->confBd[txQ]) {
3417 if (!netif_queue_stopped(dev))
3418 netif_stop_queue(dev);
3421 ugeth->txBd[txQ] = bd;
3423 if (ugeth->p_scheduler) {
3424 ugeth->cpucount[txQ]++;
3425 /* Indicate to QE that there are more Tx bds ready for
3427 /* This is done by writing a running counter of the bd
3428 count to the scheduler PRAM. */
3429 out_be16(ugeth->p_cpucount[txQ], ugeth->cpucount[txQ]);
3432 #ifdef CONFIG_UGETH_TX_ON_DEMAND
3434 out_be16(uccf->p_utodr, UCC_FAST_TOD);
3436 spin_unlock_irq(&ugeth->lock);
3441 static int ucc_geth_rx(struct ucc_geth_private *ugeth, u8 rxQ, int rx_work_limit)
3443 struct sk_buff *skb;
3445 u16 length, howmany = 0;
3448 struct net_device *dev;
3450 ugeth_vdbg("%s: IN", __FUNCTION__);
3454 /* collect received buffers */
3455 bd = ugeth->rxBd[rxQ];
3457 bd_status = in_be32((u32 *)bd);
3459 /* while there are received buffers and BD is full (~R_E) */
3460 while (!((bd_status & (R_E)) || (--rx_work_limit < 0))) {
3461 bdBuffer = (u8 *) in_be32(&((struct qe_bd *)bd)->buf);
3462 length = (u16) ((bd_status & BD_LENGTH_MASK) - 4);
3463 skb = ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]];
3465 /* determine whether buffer is first, last, first and last
3466 (single buffer frame) or middle (not first and not last) */
3468 (!(bd_status & (R_F | R_L))) ||
3469 (bd_status & R_ERRORS_FATAL)) {
3470 if (netif_msg_rx_err(ugeth))
3471 ugeth_err("%s, %d: ERROR!!! skb - 0x%08x",
3472 __FUNCTION__, __LINE__, (u32) skb);
3474 dev_kfree_skb_any(skb);
3476 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = NULL;
3477 dev->stats.rx_dropped++;
3479 dev->stats.rx_packets++;
3482 /* Prep the skb for the packet */
3483 skb_put(skb, length);
3485 /* Tell the skb what kind of packet this is */
3486 skb->protocol = eth_type_trans(skb, ugeth->dev);
3488 dev->stats.rx_bytes += length;
3489 /* Send the packet up the stack */
3490 #ifdef CONFIG_UGETH_NAPI
3491 netif_receive_skb(skb);
3494 #endif /* CONFIG_UGETH_NAPI */
3497 ugeth->dev->last_rx = jiffies;
3499 skb = get_new_skb(ugeth, bd);
3501 if (netif_msg_rx_err(ugeth))
3502 ugeth_warn("%s: No Rx Data Buffer", __FUNCTION__);
3503 dev->stats.rx_dropped++;
3507 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = skb;
3509 /* update to point at the next skb */
3510 ugeth->skb_currx[rxQ] =
3511 (ugeth->skb_currx[rxQ] +
3512 1) & RX_RING_MOD_MASK(ugeth->ug_info->bdRingLenRx[rxQ]);
3514 if (bd_status & R_W)
3515 bd = ugeth->p_rx_bd_ring[rxQ];
3517 bd += sizeof(struct qe_bd);
3519 bd_status = in_be32((u32 *)bd);
3522 ugeth->rxBd[rxQ] = bd;
3526 static int ucc_geth_tx(struct net_device *dev, u8 txQ)
3528 /* Start from the next BD that should be filled */
3529 struct ucc_geth_private *ugeth = netdev_priv(dev);
3530 u8 *bd; /* BD pointer */
3533 bd = ugeth->confBd[txQ];
3534 bd_status = in_be32((u32 *)bd);
3536 /* Normal processing. */
3537 while ((bd_status & T_R) == 0) {
3538 /* BD contains already transmitted buffer. */
3539 /* Handle the transmitted buffer and release */
3540 /* the BD to be used with the current frame */
3542 if ((bd == ugeth->txBd[txQ]) && (netif_queue_stopped(dev) == 0))
3545 dev->stats.tx_packets++;
3547 /* Free the sk buffer associated with this TxBD */
3548 dev_kfree_skb_irq(ugeth->
3549 tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]]);
3550 ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]] = NULL;
3551 ugeth->skb_dirtytx[txQ] =
3552 (ugeth->skb_dirtytx[txQ] +
3553 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3555 /* We freed a buffer, so now we can restart transmission */
3556 if (netif_queue_stopped(dev))
3557 netif_wake_queue(dev);
3559 /* Advance the confirmation BD pointer */
3560 if (!(bd_status & T_W))
3561 bd += sizeof(struct qe_bd);
3563 bd = ugeth->p_tx_bd_ring[txQ];
3564 bd_status = in_be32((u32 *)bd);
3566 ugeth->confBd[txQ] = bd;
3570 #ifdef CONFIG_UGETH_NAPI
3571 static int ucc_geth_poll(struct napi_struct *napi, int budget)
3573 struct ucc_geth_private *ugeth = container_of(napi, struct ucc_geth_private, napi);
3574 struct net_device *dev = ugeth->dev;
3575 struct ucc_geth_info *ug_info;
3578 ug_info = ugeth->ug_info;
3581 for (i = 0; i < ug_info->numQueuesRx; i++)
3582 howmany += ucc_geth_rx(ugeth, i, budget - howmany);
3584 if (howmany < budget) {
3585 struct ucc_fast_private *uccf;
3588 netif_rx_complete(dev, napi);
3590 uccm = in_be32(uccf->p_uccm);
3591 uccm |= UCCE_RX_EVENTS;
3592 out_be32(uccf->p_uccm, uccm);
3597 #endif /* CONFIG_UGETH_NAPI */
3599 static irqreturn_t ucc_geth_irq_handler(int irq, void *info)
3601 struct net_device *dev = info;
3602 struct ucc_geth_private *ugeth = netdev_priv(dev);
3603 struct ucc_fast_private *uccf;
3604 struct ucc_geth_info *ug_info;
3607 #ifndef CONFIG_UGETH_NAPI
3608 register u32 rx_mask;
3610 register u32 tx_mask;
3613 ugeth_vdbg("%s: IN", __FUNCTION__);
3616 ug_info = ugeth->ug_info;
3618 /* read and clear events */
3619 ucce = (u32) in_be32(uccf->p_ucce);
3620 uccm = (u32) in_be32(uccf->p_uccm);
3622 out_be32(uccf->p_ucce, ucce);
3624 /* check for receive events that require processing */
3625 if (ucce & UCCE_RX_EVENTS) {
3626 #ifdef CONFIG_UGETH_NAPI
3627 if (netif_rx_schedule_prep(dev, &ugeth->napi)) {
3628 uccm &= ~UCCE_RX_EVENTS;
3629 out_be32(uccf->p_uccm, uccm);
3630 __netif_rx_schedule(dev, &ugeth->napi);
3633 rx_mask = UCCE_RXBF_SINGLE_MASK;
3634 for (i = 0; i < ug_info->numQueuesRx; i++) {
3636 ucc_geth_rx(ugeth, i, (int)ugeth->ug_info->bdRingLenRx[i]);
3640 #endif /* CONFIG_UGETH_NAPI */
3643 /* Tx event processing */
3644 if (ucce & UCCE_TX_EVENTS) {
3645 spin_lock(&ugeth->lock);
3646 tx_mask = UCCE_TXBF_SINGLE_MASK;
3647 for (i = 0; i < ug_info->numQueuesTx; i++) {
3649 ucc_geth_tx(dev, i);
3653 spin_unlock(&ugeth->lock);
3656 /* Errors and other events */
3657 if (ucce & UCCE_OTHER) {
3658 if (ucce & UCCE_BSY) {
3659 dev->stats.rx_errors++;
3661 if (ucce & UCCE_TXE) {
3662 dev->stats.tx_errors++;
3669 #ifdef CONFIG_NET_POLL_CONTROLLER
3671 * Polling 'interrupt' - used by things like netconsole to send skbs
3672 * without having to re-enable interrupts. It's not called while
3673 * the interrupt routine is executing.
3675 static void ucc_netpoll(struct net_device *dev)
3677 struct ucc_geth_private *ugeth = netdev_priv(dev);
3678 int irq = ugeth->ug_info->uf_info.irq;
3681 ucc_geth_irq_handler(irq, dev);
3684 #endif /* CONFIG_NET_POLL_CONTROLLER */
3686 /* Called when something needs to use the ethernet device */
3687 /* Returns 0 for success. */
3688 static int ucc_geth_open(struct net_device *dev)
3690 struct ucc_geth_private *ugeth = netdev_priv(dev);
3693 ugeth_vdbg("%s: IN", __FUNCTION__);
3695 /* Test station address */
3696 if (dev->dev_addr[0] & ENET_GROUP_ADDR) {
3697 if (netif_msg_ifup(ugeth))
3698 ugeth_err("%s: Multicast address used for station address"
3699 " - is this what you wanted?", __FUNCTION__);
3703 err = ucc_struct_init(ugeth);
3705 if (netif_msg_ifup(ugeth))
3706 ugeth_err("%s: Cannot configure internal struct, aborting.", dev->name);
3710 #ifdef CONFIG_UGETH_NAPI
3711 napi_enable(&ugeth->napi);
3713 err = ucc_geth_startup(ugeth);
3715 if (netif_msg_ifup(ugeth))
3716 ugeth_err("%s: Cannot configure net device, aborting.",
3721 err = adjust_enet_interface(ugeth);
3723 if (netif_msg_ifup(ugeth))
3724 ugeth_err("%s: Cannot configure net device, aborting.",
3729 /* Set MACSTNADDR1, MACSTNADDR2 */
3730 /* For more details see the hardware spec. */
3731 init_mac_station_addr_regs(dev->dev_addr[0],
3737 &ugeth->ug_regs->macstnaddr1,
3738 &ugeth->ug_regs->macstnaddr2);
3740 err = init_phy(dev);
3742 if (netif_msg_ifup(ugeth))
3743 ugeth_err("%s: Cannot initialize PHY, aborting.", dev->name);
3747 phy_start(ugeth->phydev);
3750 request_irq(ugeth->ug_info->uf_info.irq, ucc_geth_irq_handler, 0,
3753 if (netif_msg_ifup(ugeth))
3754 ugeth_err("%s: Cannot get IRQ for net device, aborting.",
3756 ucc_geth_stop(ugeth);
3760 err = ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
3762 if (netif_msg_ifup(ugeth))
3763 ugeth_err("%s: Cannot enable net device, aborting.", dev->name);
3764 ucc_geth_stop(ugeth);
3768 netif_start_queue(dev);
3773 #ifdef CONFIG_UGETH_NAPI
3774 napi_disable(&ugeth->napi);
3779 /* Stops the kernel queue, and halts the controller */
3780 static int ucc_geth_close(struct net_device *dev)
3782 struct ucc_geth_private *ugeth = netdev_priv(dev);
3784 ugeth_vdbg("%s: IN", __FUNCTION__);
3786 #ifdef CONFIG_UGETH_NAPI
3787 napi_disable(&ugeth->napi);
3790 ucc_geth_stop(ugeth);
3792 phy_disconnect(ugeth->phydev);
3793 ugeth->phydev = NULL;
3795 netif_stop_queue(dev);
3800 static phy_interface_t to_phy_interface(const char *phy_connection_type)
3802 if (strcasecmp(phy_connection_type, "mii") == 0)
3803 return PHY_INTERFACE_MODE_MII;
3804 if (strcasecmp(phy_connection_type, "gmii") == 0)
3805 return PHY_INTERFACE_MODE_GMII;
3806 if (strcasecmp(phy_connection_type, "tbi") == 0)
3807 return PHY_INTERFACE_MODE_TBI;
3808 if (strcasecmp(phy_connection_type, "rmii") == 0)
3809 return PHY_INTERFACE_MODE_RMII;
3810 if (strcasecmp(phy_connection_type, "rgmii") == 0)
3811 return PHY_INTERFACE_MODE_RGMII;
3812 if (strcasecmp(phy_connection_type, "rgmii-id") == 0)
3813 return PHY_INTERFACE_MODE_RGMII_ID;
3814 if (strcasecmp(phy_connection_type, "rgmii-txid") == 0)
3815 return PHY_INTERFACE_MODE_RGMII_TXID;
3816 if (strcasecmp(phy_connection_type, "rgmii-rxid") == 0)
3817 return PHY_INTERFACE_MODE_RGMII_RXID;
3818 if (strcasecmp(phy_connection_type, "rtbi") == 0)
3819 return PHY_INTERFACE_MODE_RTBI;
3821 return PHY_INTERFACE_MODE_MII;
3824 static int ucc_geth_probe(struct of_device* ofdev, const struct of_device_id *match)
3826 struct device *device = &ofdev->dev;
3827 struct device_node *np = ofdev->node;
3828 struct device_node *mdio;
3829 struct net_device *dev = NULL;
3830 struct ucc_geth_private *ugeth = NULL;
3831 struct ucc_geth_info *ug_info;
3832 struct resource res;
3833 struct device_node *phy;
3834 int err, ucc_num, max_speed = 0;
3836 const u32 *fixed_link;
3837 const unsigned int *prop;
3839 const void *mac_addr;
3840 phy_interface_t phy_interface;
3841 static const int enet_to_speed[] = {
3842 SPEED_10, SPEED_10, SPEED_10,
3843 SPEED_100, SPEED_100, SPEED_100,
3844 SPEED_1000, SPEED_1000, SPEED_1000, SPEED_1000,
3846 static const phy_interface_t enet_to_phy_interface[] = {
3847 PHY_INTERFACE_MODE_MII, PHY_INTERFACE_MODE_RMII,
3848 PHY_INTERFACE_MODE_RGMII, PHY_INTERFACE_MODE_MII,
3849 PHY_INTERFACE_MODE_RMII, PHY_INTERFACE_MODE_RGMII,
3850 PHY_INTERFACE_MODE_GMII, PHY_INTERFACE_MODE_RGMII,
3851 PHY_INTERFACE_MODE_TBI, PHY_INTERFACE_MODE_RTBI,
3854 ugeth_vdbg("%s: IN", __FUNCTION__);
3856 prop = of_get_property(np, "device-id", NULL);
3857 ucc_num = *prop - 1;
3858 if ((ucc_num < 0) || (ucc_num > 7))
3861 ug_info = &ugeth_info[ucc_num];
3862 if (ug_info == NULL) {
3863 if (netif_msg_probe(&debug))
3864 ugeth_err("%s: [%d] Missing additional data!",
3865 __FUNCTION__, ucc_num);
3869 ug_info->uf_info.ucc_num = ucc_num;
3871 sprop = of_get_property(np, "rx-clock-name", NULL);
3873 ug_info->uf_info.rx_clock = qe_clock_source(sprop);
3874 if ((ug_info->uf_info.rx_clock < QE_CLK_NONE) ||
3875 (ug_info->uf_info.rx_clock > QE_CLK24)) {
3877 "ucc_geth: invalid rx-clock-name property\n");
3881 prop = of_get_property(np, "rx-clock", NULL);
3883 /* If both rx-clock-name and rx-clock are missing,
3884 we want to tell people to use rx-clock-name. */
3886 "ucc_geth: missing rx-clock-name property\n");
3889 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3891 "ucc_geth: invalid rx-clock propperty\n");
3894 ug_info->uf_info.rx_clock = *prop;
3897 sprop = of_get_property(np, "tx-clock-name", NULL);
3899 ug_info->uf_info.tx_clock = qe_clock_source(sprop);
3900 if ((ug_info->uf_info.tx_clock < QE_CLK_NONE) ||
3901 (ug_info->uf_info.tx_clock > QE_CLK24)) {
3903 "ucc_geth: invalid tx-clock-name property\n");
3907 prop = of_get_property(np, "rx-clock", NULL);
3910 "ucc_geth: mising tx-clock-name property\n");
3913 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3915 "ucc_geth: invalid tx-clock property\n");
3918 ug_info->uf_info.tx_clock = *prop;
3921 err = of_address_to_resource(np, 0, &res);
3925 ug_info->uf_info.regs = res.start;
3926 ug_info->uf_info.irq = irq_of_parse_and_map(np, 0);
3927 fixed_link = of_get_property(np, "fixed-link", NULL);
3929 snprintf(ug_info->mdio_bus, MII_BUS_ID_SIZE, "0");
3930 ug_info->phy_address = fixed_link[0];
3933 ph = of_get_property(np, "phy-handle", NULL);
3934 phy = of_find_node_by_phandle(*ph);
3939 /* set the PHY address */
3940 prop = of_get_property(phy, "reg", NULL);
3943 ug_info->phy_address = *prop;
3945 /* Set the bus id */
3946 mdio = of_get_parent(phy);
3951 err = of_address_to_resource(mdio, 0, &res);
3957 snprintf(ug_info->mdio_bus, MII_BUS_ID_SIZE, "%x", res.start);
3960 /* get the phy interface type, or default to MII */
3961 prop = of_get_property(np, "phy-connection-type", NULL);
3963 /* handle interface property present in old trees */
3964 prop = of_get_property(phy, "interface", NULL);
3966 phy_interface = enet_to_phy_interface[*prop];
3967 max_speed = enet_to_speed[*prop];
3969 phy_interface = PHY_INTERFACE_MODE_MII;
3971 phy_interface = to_phy_interface((const char *)prop);
3974 /* get speed, or derive from PHY interface */
3976 switch (phy_interface) {
3977 case PHY_INTERFACE_MODE_GMII:
3978 case PHY_INTERFACE_MODE_RGMII:
3979 case PHY_INTERFACE_MODE_RGMII_ID:
3980 case PHY_INTERFACE_MODE_RGMII_RXID:
3981 case PHY_INTERFACE_MODE_RGMII_TXID:
3982 case PHY_INTERFACE_MODE_TBI:
3983 case PHY_INTERFACE_MODE_RTBI:
3984 max_speed = SPEED_1000;
3987 max_speed = SPEED_100;
3991 if (max_speed == SPEED_1000) {
3992 /* configure muram FIFOs for gigabit operation */
3993 ug_info->uf_info.urfs = UCC_GETH_URFS_GIGA_INIT;
3994 ug_info->uf_info.urfet = UCC_GETH_URFET_GIGA_INIT;
3995 ug_info->uf_info.urfset = UCC_GETH_URFSET_GIGA_INIT;
3996 ug_info->uf_info.utfs = UCC_GETH_UTFS_GIGA_INIT;
3997 ug_info->uf_info.utfet = UCC_GETH_UTFET_GIGA_INIT;
3998 ug_info->uf_info.utftt = UCC_GETH_UTFTT_GIGA_INIT;
3999 ug_info->numThreadsTx = UCC_GETH_NUM_OF_THREADS_4;
4000 ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_4;
4003 if (netif_msg_probe(&debug))
4004 printk(KERN_INFO "ucc_geth: UCC%1d at 0x%8x (irq = %d) \n",
4005 ug_info->uf_info.ucc_num + 1, ug_info->uf_info.regs,
4006 ug_info->uf_info.irq);
4008 /* Create an ethernet device instance */
4009 dev = alloc_etherdev(sizeof(*ugeth));
4014 ugeth = netdev_priv(dev);
4015 spin_lock_init(&ugeth->lock);
4017 /* Create CQs for hash tables */
4018 INIT_LIST_HEAD(&ugeth->group_hash_q);
4019 INIT_LIST_HEAD(&ugeth->ind_hash_q);
4021 dev_set_drvdata(device, dev);
4023 /* Set the dev->base_addr to the gfar reg region */
4024 dev->base_addr = (unsigned long)(ug_info->uf_info.regs);
4026 SET_NETDEV_DEV(dev, device);
4028 /* Fill in the dev structure */
4029 uec_set_ethtool_ops(dev);
4030 dev->open = ucc_geth_open;
4031 dev->hard_start_xmit = ucc_geth_start_xmit;
4032 dev->tx_timeout = ucc_geth_timeout;
4033 dev->watchdog_timeo = TX_TIMEOUT;
4034 #ifdef CONFIG_UGETH_NAPI
4035 netif_napi_add(dev, &ugeth->napi, ucc_geth_poll, UCC_GETH_DEV_WEIGHT);
4036 #endif /* CONFIG_UGETH_NAPI */
4037 #ifdef CONFIG_NET_POLL_CONTROLLER
4038 dev->poll_controller = ucc_netpoll;
4040 dev->stop = ucc_geth_close;
4041 // dev->change_mtu = ucc_geth_change_mtu;
4043 dev->set_multicast_list = ucc_geth_set_multi;
4045 ugeth->msg_enable = netif_msg_init(debug.msg_enable, UGETH_MSG_DEFAULT);
4046 ugeth->phy_interface = phy_interface;
4047 ugeth->max_speed = max_speed;
4049 err = register_netdev(dev);
4051 if (netif_msg_probe(ugeth))
4052 ugeth_err("%s: Cannot register net device, aborting.",
4058 mac_addr = of_get_mac_address(np);
4060 memcpy(dev->dev_addr, mac_addr, 6);
4062 ugeth->ug_info = ug_info;
4068 static int ucc_geth_remove(struct of_device* ofdev)
4070 struct device *device = &ofdev->dev;
4071 struct net_device *dev = dev_get_drvdata(device);
4072 struct ucc_geth_private *ugeth = netdev_priv(dev);
4074 unregister_netdev(dev);
4076 ucc_geth_memclean(ugeth);
4077 dev_set_drvdata(device, NULL);
4082 static struct of_device_id ucc_geth_match[] = {
4085 .compatible = "ucc_geth",
4090 MODULE_DEVICE_TABLE(of, ucc_geth_match);
4092 static struct of_platform_driver ucc_geth_driver = {
4094 .match_table = ucc_geth_match,
4095 .probe = ucc_geth_probe,
4096 .remove = ucc_geth_remove,
4099 static int __init ucc_geth_init(void)
4103 ret = uec_mdio_init();
4108 if (netif_msg_drv(&debug))
4109 printk(KERN_INFO "ucc_geth: " DRV_DESC "\n");
4110 for (i = 0; i < 8; i++)
4111 memcpy(&(ugeth_info[i]), &ugeth_primary_info,
4112 sizeof(ugeth_primary_info));
4114 ret = of_register_platform_driver(&ucc_geth_driver);
4122 static void __exit ucc_geth_exit(void)
4124 of_unregister_platform_driver(&ucc_geth_driver);
4128 module_init(ucc_geth_init);
4129 module_exit(ucc_geth_exit);
4131 MODULE_AUTHOR("Freescale Semiconductor, Inc");
4132 MODULE_DESCRIPTION(DRV_DESC);
4133 MODULE_VERSION(DRV_VERSION);
4134 MODULE_LICENSE("GPL");