2 * arch/arm/mach-ep93xx/clock.c
3 * Clock control for Cirrus EP93xx chips.
5 * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or (at
10 * your option) any later version.
13 #include <linux/kernel.h>
14 #include <linux/clk.h>
15 #include <linux/err.h>
16 #include <linux/module.h>
17 #include <linux/string.h>
18 #include <asm/div64.h>
19 #include <mach/hardware.h>
30 static struct clk clk_uart = {
34 static struct clk clk_pll1 = {
37 static struct clk clk_f = {
40 static struct clk clk_h = {
43 static struct clk clk_p = {
46 static struct clk clk_pll2 = {
49 static struct clk clk_usb_host = {
51 .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
52 .enable_mask = EP93XX_SYSCON_CLOCK_USH_EN,
56 static struct clk *clocks[] = {
66 struct clk *clk_get(struct device *dev, const char *id)
70 for (i = 0; i < ARRAY_SIZE(clocks); i++) {
71 if (!strcmp(clocks[i]->name, id))
75 return ERR_PTR(-ENOENT);
77 EXPORT_SYMBOL(clk_get);
79 int clk_enable(struct clk *clk)
81 if (!clk->users++ && clk->enable_reg) {
84 value = __raw_readl(clk->enable_reg);
85 __raw_writel(value | clk->enable_mask, clk->enable_reg);
90 EXPORT_SYMBOL(clk_enable);
92 void clk_disable(struct clk *clk)
94 if (!--clk->users && clk->enable_reg) {
97 value = __raw_readl(clk->enable_reg);
98 __raw_writel(value & ~clk->enable_mask, clk->enable_reg);
101 EXPORT_SYMBOL(clk_disable);
103 unsigned long clk_get_rate(struct clk *clk)
107 EXPORT_SYMBOL(clk_get_rate);
109 void clk_put(struct clk *clk)
112 EXPORT_SYMBOL(clk_put);
116 static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
117 static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
118 static char pclk_divisors[] = { 1, 2, 4, 8 };
121 * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
123 static unsigned long calc_pll_rate(u32 config_word)
125 unsigned long long rate;
129 rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
130 rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
131 do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
132 for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
135 return (unsigned long)rate;
138 static int __init ep93xx_clock_init(void)
142 value = __raw_readl(EP93XX_SYSCON_CLOCK_SET1);
143 if (!(value & 0x00800000)) { /* PLL1 bypassed? */
144 clk_pll1.rate = 14745600;
146 clk_pll1.rate = calc_pll_rate(value);
148 clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
149 clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
150 clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
152 value = __raw_readl(EP93XX_SYSCON_CLOCK_SET2);
153 if (!(value & 0x00080000)) { /* PLL2 bypassed? */
154 clk_pll2.rate = 14745600;
155 } else if (value & 0x00040000) { /* PLL2 enabled? */
156 clk_pll2.rate = calc_pll_rate(value);
160 clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
162 printk(KERN_INFO "ep93xx: PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
163 clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
164 printk(KERN_INFO "ep93xx: FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
165 clk_f.rate / 1000000, clk_h.rate / 1000000,
166 clk_p.rate / 1000000);
170 arch_initcall(ep93xx_clock_init);