2 * File: arch/blackfin/mach-common/pm.c
3 * Based on: arm/mach-omap/pm.c
4 * Author: Cliff Brake <cbrake@accelent.com> Copyright (c) 2001
7 * Description: Blackfin power management
9 * Modified: Nicolas Pitre - PXA250 support
10 * Copyright (c) 2002 Monta Vista Software, Inc.
11 * David Singleton - OMAP1510
12 * Copyright (c) 2002 Monta Vista Software, Inc.
13 * Dirk Behme <dirk.behme@de.bosch.com> - OMAP1510/1610
15 * Copyright 2004-2008 Analog Devices Inc.
17 * Bugs: Enter bugs at http://blackfin.uclinux.org/
19 * This program is free software; you can redistribute it and/or modify
20 * it under the terms of the GNU General Public License as published by
21 * the Free Software Foundation; either version 2 of the License, or
22 * (at your option) any later version.
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, see the file COPYING, or write
31 * to the Free Software Foundation, Inc.,
32 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
35 #include <linux/suspend.h>
36 #include <linux/sched.h>
37 #include <linux/proc_fs.h>
39 #include <linux/irq.h>
45 #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_H
46 #define WAKEUP_TYPE PM_WAKE_HIGH
49 #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_L
50 #define WAKEUP_TYPE PM_WAKE_LOW
53 #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_EDGE_F
54 #define WAKEUP_TYPE PM_WAKE_FALLING
57 #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_EDGE_R
58 #define WAKEUP_TYPE PM_WAKE_RISING
61 #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_EDGE_B
62 #define WAKEUP_TYPE PM_WAKE_BOTH_EDGES
66 void bfin_pm_suspend_standby_enter(void)
70 #ifdef CONFIG_PM_WAKEUP_BY_GPIO
71 gpio_pm_wakeup_request(CONFIG_PM_WAKEUP_GPIO_NUMBER, WAKEUP_TYPE);
74 local_irq_save(flags);
75 bfin_pm_standby_setup();
77 #ifdef CONFIG_PM_BFIN_SLEEP_DEEPER
78 sleep_deeper(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
80 sleep_mode(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
83 bfin_pm_standby_restore();
85 #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
86 bfin_write_SIC_IWR0(IWR_ENABLE_ALL);
87 bfin_write_SIC_IWR1(IWR_ENABLE_ALL);
89 bfin_write_SIC_IWR2(IWR_ENABLE_ALL);
92 bfin_write_SIC_IWR(IWR_ENABLE_ALL);
95 local_irq_restore(flags);
98 int bf53x_suspend_l1_mem(unsigned char *memptr)
100 dma_memcpy(memptr, (const void *) L1_CODE_START, L1_CODE_LENGTH);
101 dma_memcpy(memptr + L1_CODE_LENGTH, (const void *) L1_DATA_A_START,
103 dma_memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH,
104 (const void *) L1_DATA_B_START, L1_DATA_B_LENGTH);
105 memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH +
106 L1_DATA_B_LENGTH, (const void *) L1_SCRATCH_START,
112 int bf53x_resume_l1_mem(unsigned char *memptr)
114 dma_memcpy((void *) L1_CODE_START, memptr, L1_CODE_LENGTH);
115 dma_memcpy((void *) L1_DATA_A_START, memptr + L1_CODE_LENGTH,
117 dma_memcpy((void *) L1_DATA_B_START, memptr + L1_CODE_LENGTH +
118 L1_DATA_A_LENGTH, L1_DATA_B_LENGTH);
119 memcpy((void *) L1_SCRATCH_START, memptr + L1_CODE_LENGTH +
120 L1_DATA_A_LENGTH + L1_DATA_B_LENGTH, L1_SCRATCH_LENGTH);
125 #ifdef CONFIG_BFIN_WB
126 static void flushinv_all_dcache(void)
128 u32 way, bank, subbank, set;
130 u32 dmem_ctl = bfin_read_DMEM_CONTROL();
132 for (bank = 0; bank < 2; ++bank) {
133 if (!(dmem_ctl & (1 << (DMC1_P - bank))))
136 for (way = 0; way < 2; ++way)
137 for (subbank = 0; subbank < 4; ++subbank)
138 for (set = 0; set < 64; ++set) {
140 bfin_write_DTEST_COMMAND(
147 status = bfin_read_DTEST_DATA0();
149 /* only worry about valid/dirty entries */
150 if ((status & 0x3) != 0x3)
153 /* construct the address using the tag */
154 addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5);
157 __asm__ __volatile__("FLUSHINV[%0];" : : "a"(addr));
163 static inline void dcache_disable(void)
165 #ifdef CONFIG_BFIN_DCACHE
168 #ifdef CONFIG_BFIN_WB
169 flushinv_all_dcache();
172 ctrl = bfin_read_DMEM_CONTROL();
174 bfin_write_DMEM_CONTROL(ctrl);
179 static inline void dcache_enable(void)
181 #ifdef CONFIG_BFIN_DCACHE
184 ctrl = bfin_read_DMEM_CONTROL();
186 bfin_write_DMEM_CONTROL(ctrl);
191 static inline void icache_disable(void)
193 #ifdef CONFIG_BFIN_ICACHE
196 ctrl = bfin_read_IMEM_CONTROL();
198 bfin_write_IMEM_CONTROL(ctrl);
203 static inline void icache_enable(void)
205 #ifdef CONFIG_BFIN_ICACHE
208 ctrl = bfin_read_IMEM_CONTROL();
210 bfin_write_IMEM_CONTROL(ctrl);
215 int bfin_pm_suspend_mem_enter(void)
220 unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH
221 + L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH,
224 if (memptr == NULL) {
225 panic("bf53x_suspend_l1_mem malloc failed");
229 wakeup = bfin_read_VR_CTL() & ~FREQ;
232 /* FIXME: merge this somehow with set_irq_wake */
233 #ifdef CONFIG_PM_BFIN_WAKE_RTC
236 #ifdef CONFIG_PM_BFIN_WAKE_PH6
239 #ifdef CONFIG_PM_BFIN_WAKE_CAN
242 #ifdef CONFIG_PM_BFIN_WAKE_GP
245 #ifdef CONFIG_PM_BFIN_WAKE_USB
248 #ifdef CONFIG_PM_BFIN_WAKE_KEYPAD
251 #ifdef CONFIG_PM_BFIN_WAKE_ROTARY
255 local_irq_save(flags);
257 ret = blackfin_dma_suspend();
260 local_irq_restore(flags);
265 bfin_gpio_pm_hibernate_suspend();
269 bf53x_suspend_l1_mem(memptr);
271 do_hibernate(wakeup); /* Goodbye */
273 bf53x_resume_l1_mem(memptr);
278 bfin_gpio_pm_hibernate_restore();
279 blackfin_dma_resume();
281 local_irq_restore(flags);
288 * bfin_pm_valid - Tell the PM core that we only support the standby sleep
290 * @state: suspend state we're checking.
293 static int bfin_pm_valid(suspend_state_t state)
295 return (state == PM_SUSPEND_STANDBY
299 * If we enter Hibernate the SCKE Pin is driven Low,
300 * so that the SDRAM enters Self Refresh Mode.
301 * However when the reset sequence that follows hibernate
302 * state is executed, SCKE is driven High, taking the
303 * SDRAM out of Self Refresh.
305 * If you reconfigure and access the SDRAM "very quickly",
306 * you are likely to avoid errors, otherwise the SDRAM
307 * start losing its contents.
308 * An external HW workaround is possible using logic gates.
310 || state == PM_SUSPEND_MEM
316 * bfin_pm_enter - Actually enter a sleep state.
317 * @state: State we're entering.
320 static int bfin_pm_enter(suspend_state_t state)
323 case PM_SUSPEND_STANDBY:
324 bfin_pm_suspend_standby_enter();
327 bfin_pm_suspend_mem_enter();
336 struct platform_suspend_ops bfin_pm_ops = {
337 .enter = bfin_pm_enter,
338 .valid = bfin_pm_valid,
341 static int __init bfin_pm_init(void)
343 suspend_set_ops(&bfin_pm_ops);
347 __initcall(bfin_pm_init);