2 * SMP support for power macintosh.
4 * We support both the old "powersurge" SMP architecture
5 * and the current Core99 (G4 PowerMac) machines.
7 * Note that we don't support the very first rev. of
8 * Apple/DayStar 2 CPUs board, the one with the funky
9 * watchdog. Hopefully, none of these should be there except
10 * maybe internally to Apple. I should probably still add some
11 * code to detect this card though and disable SMP. --BenH.
13 * Support Macintosh G4 SMP by Troy Benjegerdes (hozer@drgw.net)
14 * and Ben Herrenschmidt <benh@kernel.crashing.org>.
16 * Support for DayStar quad CPU cards
17 * Copyright (C) XLR8, Inc. 1994-2000
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License
21 * as published by the Free Software Foundation; either version
22 * 2 of the License, or (at your option) any later version.
24 #include <linux/kernel.h>
25 #include <linux/sched.h>
26 #include <linux/smp.h>
27 #include <linux/smp_lock.h>
28 #include <linux/interrupt.h>
29 #include <linux/kernel_stat.h>
30 #include <linux/delay.h>
31 #include <linux/init.h>
32 #include <linux/spinlock.h>
33 #include <linux/errno.h>
34 #include <linux/hardirq.h>
35 #include <linux/cpu.h>
36 #include <linux/compiler.h>
38 #include <asm/ptrace.h>
39 #include <asm/atomic.h>
42 #include <asm/pgtable.h>
43 #include <asm/sections.h>
47 #include <asm/machdep.h>
48 #include <asm/pmac_feature.h>
51 #include <asm/cacheflush.h>
52 #include <asm/keylargo.h>
53 #include <asm/pmac_low_i2c.h>
54 #include <asm/pmac_pfunc.h>
59 #define DBG(fmt...) udbg_printf(fmt)
64 extern void __secondary_start_pmac_0(void);
65 extern int pmac_pfunc_base_install(void);
69 /* Sync flag for HW tb sync */
70 static volatile int sec_tb_reset = 0;
73 * Powersurge (old powermac SMP) support.
76 /* Addresses for powersurge registers */
77 #define HAMMERHEAD_BASE 0xf8000000
78 #define HHEAD_CONFIG 0x90
79 #define HHEAD_SEC_INTR 0xc0
81 /* register for interrupting the primary processor on the powersurge */
82 /* N.B. this is actually the ethernet ROM! */
83 #define PSURGE_PRI_INTR 0xf3019000
85 /* register for storing the start address for the secondary processor */
86 /* N.B. this is the PCI config space address register for the 1st bridge */
87 #define PSURGE_START 0xf2800000
89 /* Daystar/XLR8 4-CPU card */
90 #define PSURGE_QUAD_REG_ADDR 0xf8800000
92 #define PSURGE_QUAD_IRQ_SET 0
93 #define PSURGE_QUAD_IRQ_CLR 1
94 #define PSURGE_QUAD_IRQ_PRIMARY 2
95 #define PSURGE_QUAD_CKSTOP_CTL 3
96 #define PSURGE_QUAD_PRIMARY_ARB 4
97 #define PSURGE_QUAD_BOARD_ID 6
98 #define PSURGE_QUAD_WHICH_CPU 7
99 #define PSURGE_QUAD_CKSTOP_RDBK 8
100 #define PSURGE_QUAD_RESET_CTL 11
102 #define PSURGE_QUAD_OUT(r, v) (out_8(quad_base + ((r) << 4) + 4, (v)))
103 #define PSURGE_QUAD_IN(r) (in_8(quad_base + ((r) << 4) + 4) & 0x0f)
104 #define PSURGE_QUAD_BIS(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) | (v)))
105 #define PSURGE_QUAD_BIC(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) & ~(v)))
107 /* virtual addresses for the above */
108 static volatile u8 __iomem *hhead_base;
109 static volatile u8 __iomem *quad_base;
110 static volatile u32 __iomem *psurge_pri_intr;
111 static volatile u8 __iomem *psurge_sec_intr;
112 static volatile u32 __iomem *psurge_start;
114 /* values for psurge_type */
115 #define PSURGE_NONE -1
116 #define PSURGE_DUAL 0
117 #define PSURGE_QUAD_OKEE 1
118 #define PSURGE_QUAD_COTTON 2
119 #define PSURGE_QUAD_ICEGRASS 3
121 /* what sort of powersurge board we have */
122 static int psurge_type = PSURGE_NONE;
125 * Set and clear IPIs for powersurge.
127 static inline void psurge_set_ipi(int cpu)
129 if (psurge_type == PSURGE_NONE)
132 in_be32(psurge_pri_intr);
133 else if (psurge_type == PSURGE_DUAL)
134 out_8(psurge_sec_intr, 0);
136 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_SET, 1 << cpu);
139 static inline void psurge_clr_ipi(int cpu)
142 switch(psurge_type) {
144 out_8(psurge_sec_intr, ~0);
148 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, 1 << cpu);
154 * On powersurge (old SMP powermac architecture) we don't have
155 * separate IPIs for separate messages like openpic does. Instead
156 * we have a bitmap for each processor, where a 1 bit means that
157 * the corresponding message is pending for that processor.
158 * Ideally each cpu's entry would be in a different cache line.
161 static unsigned long psurge_smp_message[NR_CPUS];
163 void psurge_smp_message_recv(void)
165 int cpu = smp_processor_id();
168 /* clear interrupt */
171 if (num_online_cpus() < 2)
174 /* make sure there is a message there */
175 for (msg = 0; msg < 4; msg++)
176 if (test_and_clear_bit(msg, &psurge_smp_message[cpu]))
177 smp_message_recv(msg);
180 irqreturn_t psurge_primary_intr(int irq, void *d)
182 psurge_smp_message_recv();
186 static void smp_psurge_message_pass(int target, int msg)
190 if (num_online_cpus() < 2)
193 for_each_online_cpu(i) {
194 if (target == MSG_ALL
195 || (target == MSG_ALL_BUT_SELF && i != smp_processor_id())
197 set_bit(msg, &psurge_smp_message[i]);
204 * Determine a quad card presence. We read the board ID register, we
205 * force the data bus to change to something else, and we read it again.
206 * It it's stable, then the register probably exist (ugh !)
208 static int __init psurge_quad_probe(void)
213 type = PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID);
214 if (type < PSURGE_QUAD_OKEE || type > PSURGE_QUAD_ICEGRASS
215 || type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
218 /* looks OK, try a slightly more rigorous test */
219 /* bogus is not necessarily cacheline-aligned,
220 though I don't suppose that really matters. -- paulus */
221 for (i = 0; i < 100; i++) {
222 volatile u32 bogus[8];
223 bogus[(0+i)%8] = 0x00000000;
224 bogus[(1+i)%8] = 0x55555555;
225 bogus[(2+i)%8] = 0xFFFFFFFF;
226 bogus[(3+i)%8] = 0xAAAAAAAA;
227 bogus[(4+i)%8] = 0x33333333;
228 bogus[(5+i)%8] = 0xCCCCCCCC;
229 bogus[(6+i)%8] = 0xCCCCCCCC;
230 bogus[(7+i)%8] = 0x33333333;
232 asm volatile("dcbf 0,%0" : : "r" (bogus) : "memory");
234 if (type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
240 static void __init psurge_quad_init(void)
244 if (ppc_md.progress) ppc_md.progress("psurge_quad_init", 0x351);
245 procbits = ~PSURGE_QUAD_IN(PSURGE_QUAD_WHICH_CPU);
246 if (psurge_type == PSURGE_QUAD_ICEGRASS)
247 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
249 PSURGE_QUAD_BIC(PSURGE_QUAD_CKSTOP_CTL, procbits);
251 out_8(psurge_sec_intr, ~0);
252 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, procbits);
253 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
254 if (psurge_type != PSURGE_QUAD_ICEGRASS)
255 PSURGE_QUAD_BIS(PSURGE_QUAD_CKSTOP_CTL, procbits);
256 PSURGE_QUAD_BIC(PSURGE_QUAD_PRIMARY_ARB, procbits);
258 PSURGE_QUAD_BIC(PSURGE_QUAD_RESET_CTL, procbits);
260 PSURGE_QUAD_BIS(PSURGE_QUAD_PRIMARY_ARB, procbits);
264 static int __init smp_psurge_probe(void)
268 /* We don't do SMP on the PPC601 -- paulus */
269 if (PVR_VER(mfspr(SPRN_PVR)) == 1)
273 * The powersurge cpu board can be used in the generation
274 * of powermacs that have a socket for an upgradeable cpu card,
275 * including the 7500, 8500, 9500, 9600.
276 * The device tree doesn't tell you if you have 2 cpus because
277 * OF doesn't know anything about the 2nd processor.
278 * Instead we look for magic bits in magic registers,
279 * in the hammerhead memory controller in the case of the
280 * dual-cpu powersurge board. -- paulus.
282 if (find_devices("hammerhead") == NULL)
285 hhead_base = ioremap(HAMMERHEAD_BASE, 0x800);
286 quad_base = ioremap(PSURGE_QUAD_REG_ADDR, 1024);
287 psurge_sec_intr = hhead_base + HHEAD_SEC_INTR;
289 psurge_type = psurge_quad_probe();
290 if (psurge_type != PSURGE_DUAL) {
292 /* All released cards using this HW design have 4 CPUs */
296 if ((in_8(hhead_base + HHEAD_CONFIG) & 0x02) == 0) {
297 /* not a dual-cpu card */
299 psurge_type = PSURGE_NONE;
305 psurge_start = ioremap(PSURGE_START, 4);
306 psurge_pri_intr = ioremap(PSURGE_PRI_INTR, 4);
309 * This is necessary because OF doesn't know about the
310 * secondary cpu(s), and thus there aren't nodes in the
311 * device tree for them, and smp_setup_cpu_maps hasn't
312 * set their bits in cpu_possible_map and cpu_present_map.
316 for (i = 1; i < ncpus ; ++i) {
317 cpu_set(i, cpu_present_map);
318 cpu_set(i, cpu_possible_map);
319 set_hard_smp_processor_id(i, i);
322 if (ppc_md.progress) ppc_md.progress("smp_psurge_probe - done", 0x352);
327 static void __init smp_psurge_kick_cpu(int nr)
329 unsigned long start = __pa(__secondary_start_pmac_0) + nr * 8;
333 /* may need to flush here if secondary bats aren't setup */
334 for (a = KERNELBASE; a < KERNELBASE + 0x800000; a += 32)
335 asm volatile("dcbf 0,%0" : : "r" (a) : "memory");
336 asm volatile("sync");
338 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu", 0x353);
340 out_be32(psurge_start, start);
345 * We can't use udelay here because the timebase is now frozen.
347 for (i = 0; i < 2000; ++i)
351 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu - done", 0x354);
355 * With the dual-cpu powersurge board, the decrementers and timebases
356 * of both cpus are frozen after the secondary cpu is started up,
357 * until we give the secondary cpu another interrupt. This routine
358 * uses this to get the timebases synchronized.
361 static void __init psurge_dual_sync_tb(int cpu_nr)
365 set_dec(tb_ticks_per_jiffy);
375 /* wait for the secondary to have reset its TB before proceeding */
376 for (t = 10000000; t > 0 && !sec_tb_reset; --t)
379 /* now interrupt the secondary, starting both TBs */
383 static struct irqaction psurge_irqaction = {
384 .handler = psurge_primary_intr,
385 .flags = IRQF_DISABLED,
386 .mask = CPU_MASK_NONE,
387 .name = "primary IPI",
390 static void __init smp_psurge_setup_cpu(int cpu_nr)
394 /* If we failed to start the second CPU, we should still
395 * send it an IPI to start the timebase & DEC or we might
398 if (num_online_cpus() < 2) {
399 if (psurge_type == PSURGE_DUAL)
403 /* reset the entry point so if we get another intr we won't
404 * try to startup again */
405 out_be32(psurge_start, 0x100);
406 if (setup_irq(30, &psurge_irqaction))
407 printk(KERN_ERR "Couldn't get primary IPI interrupt");
410 if (psurge_type == PSURGE_DUAL)
411 psurge_dual_sync_tb(cpu_nr);
414 void __init smp_psurge_take_timebase(void)
416 /* Dummy implementation */
419 void __init smp_psurge_give_timebase(void)
421 /* Dummy implementation */
424 /* PowerSurge-style Macs */
425 struct smp_ops_t psurge_smp_ops = {
426 .message_pass = smp_psurge_message_pass,
427 .probe = smp_psurge_probe,
428 .kick_cpu = smp_psurge_kick_cpu,
429 .setup_cpu = smp_psurge_setup_cpu,
430 .give_timebase = smp_psurge_give_timebase,
431 .take_timebase = smp_psurge_take_timebase,
433 #endif /* CONFIG_PPC32 - actually powersurge support */
436 * Core 99 and later support
439 static void (*pmac_tb_freeze)(int freeze);
443 static void smp_core99_give_timebase(void)
447 local_irq_save(flags);
452 (*pmac_tb_freeze)(1);
459 (*pmac_tb_freeze)(0);
462 local_irq_restore(flags);
466 static void __devinit smp_core99_take_timebase(void)
470 local_irq_save(flags);
477 set_tb(timebase >> 32, timebase & 0xffffffff);
480 set_dec(tb_ticks_per_jiffy/2);
482 local_irq_restore(flags);
487 * G5s enable/disable the timebase via an i2c-connected clock chip.
489 static struct pmac_i2c_bus *pmac_tb_clock_chip_host;
490 static u8 pmac_tb_pulsar_addr;
492 static void smp_core99_cypress_tb_freeze(int freeze)
497 /* Strangely, the device-tree says address is 0xd2, but darwin
500 pmac_i2c_setmode(pmac_tb_clock_chip_host,
501 pmac_i2c_mode_combined);
502 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
503 0xd0 | pmac_i2c_read,
508 data = (data & 0xf3) | (freeze ? 0x00 : 0x0c);
510 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
511 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
512 0xd0 | pmac_i2c_write,
517 printk("Cypress Timebase %s rc: %d\n",
518 freeze ? "freeze" : "unfreeze", rc);
519 panic("Timebase freeze failed !\n");
524 static void smp_core99_pulsar_tb_freeze(int freeze)
529 pmac_i2c_setmode(pmac_tb_clock_chip_host,
530 pmac_i2c_mode_combined);
531 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
532 pmac_tb_pulsar_addr | pmac_i2c_read,
537 data = (data & 0x88) | (freeze ? 0x11 : 0x22);
539 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
540 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
541 pmac_tb_pulsar_addr | pmac_i2c_write,
545 printk(KERN_ERR "Pulsar Timebase %s rc: %d\n",
546 freeze ? "freeze" : "unfreeze", rc);
547 panic("Timebase freeze failed !\n");
551 static void __init smp_core99_setup_i2c_hwsync(int ncpus)
553 struct device_node *cc = NULL;
554 struct device_node *p;
555 const char *name = NULL;
559 /* Look for the clock chip */
560 while ((cc = of_find_node_by_name(cc, "i2c-hwclock")) != NULL) {
561 p = of_get_parent(cc);
562 ok = p && device_is_compatible(p, "uni-n-i2c");
567 pmac_tb_clock_chip_host = pmac_i2c_find_bus(cc);
568 if (pmac_tb_clock_chip_host == NULL)
570 reg = get_property(cc, "reg", NULL);
575 if (device_is_compatible(cc,"pulsar-legacy-slewing")) {
576 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
577 pmac_tb_pulsar_addr = 0xd2;
579 } else if (device_is_compatible(cc, "cy28508")) {
580 pmac_tb_freeze = smp_core99_cypress_tb_freeze;
585 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
586 pmac_tb_pulsar_addr = 0xd4;
590 if (pmac_tb_freeze != NULL)
593 if (pmac_tb_freeze != NULL) {
594 /* Open i2c bus for synchronous access */
595 if (pmac_i2c_open(pmac_tb_clock_chip_host, 1)) {
596 printk(KERN_ERR "Failed top open i2c bus for clock"
597 " sync, fallback to software sync !\n");
600 printk(KERN_INFO "Processor timebase sync using %s i2c clock\n",
605 pmac_tb_freeze = NULL;
606 pmac_tb_clock_chip_host = NULL;
612 * Newer G5s uses a platform function
615 static void smp_core99_pfunc_tb_freeze(int freeze)
617 struct device_node *cpus;
618 struct pmf_args args;
620 cpus = of_find_node_by_path("/cpus");
621 BUG_ON(cpus == NULL);
623 args.u[0].v = !freeze;
624 pmf_call_function(cpus, "cpu-timebase", &args);
628 #else /* CONFIG_PPC64 */
631 * SMP G4 use a GPIO to enable/disable the timebase.
634 static unsigned int core99_tb_gpio; /* Timebase freeze GPIO */
636 static void smp_core99_gpio_tb_freeze(int freeze)
639 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 4);
641 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 0);
642 pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, core99_tb_gpio, 0);
646 #endif /* !CONFIG_PPC64 */
648 /* L2 and L3 cache settings to pass from CPU0 to CPU1 on G4 cpus */
649 volatile static long int core99_l2_cache;
650 volatile static long int core99_l3_cache;
652 static void __devinit core99_init_caches(int cpu)
655 if (!cpu_has_feature(CPU_FTR_L2CR))
659 core99_l2_cache = _get_L2CR();
660 printk("CPU0: L2CR is %lx\n", core99_l2_cache);
662 printk("CPU%d: L2CR was %lx\n", cpu, _get_L2CR());
664 _set_L2CR(core99_l2_cache);
665 printk("CPU%d: L2CR set to %lx\n", cpu, core99_l2_cache);
668 if (!cpu_has_feature(CPU_FTR_L3CR))
672 core99_l3_cache = _get_L3CR();
673 printk("CPU0: L3CR is %lx\n", core99_l3_cache);
675 printk("CPU%d: L3CR was %lx\n", cpu, _get_L3CR());
677 _set_L3CR(core99_l3_cache);
678 printk("CPU%d: L3CR set to %lx\n", cpu, core99_l3_cache);
680 #endif /* !CONFIG_PPC64 */
683 static void __init smp_core99_setup(int ncpus)
687 /* i2c based HW sync on some G5s */
688 if (machine_is_compatible("PowerMac7,2") ||
689 machine_is_compatible("PowerMac7,3") ||
690 machine_is_compatible("RackMac3,1"))
691 smp_core99_setup_i2c_hwsync(ncpus);
693 /* pfunc based HW sync on recent G5s */
694 if (pmac_tb_freeze == NULL) {
695 struct device_node *cpus =
696 of_find_node_by_path("/cpus");
698 get_property(cpus, "platform-cpu-timebase", NULL)) {
699 pmac_tb_freeze = smp_core99_pfunc_tb_freeze;
700 printk(KERN_INFO "Processor timebase sync using"
701 " platform function\n");
705 #else /* CONFIG_PPC64 */
707 /* GPIO based HW sync on ppc32 Core99 */
708 if (pmac_tb_freeze == NULL && !machine_is_compatible("MacRISC4")) {
709 struct device_node *cpu;
710 const u32 *tbprop = NULL;
712 core99_tb_gpio = KL_GPIO_TB_ENABLE; /* default value */
713 cpu = of_find_node_by_type(NULL, "cpu");
715 tbprop = get_property(cpu, "timebase-enable", NULL);
717 core99_tb_gpio = *tbprop;
720 pmac_tb_freeze = smp_core99_gpio_tb_freeze;
721 printk(KERN_INFO "Processor timebase sync using"
722 " GPIO 0x%02x\n", core99_tb_gpio);
725 #endif /* CONFIG_PPC64 */
727 /* No timebase sync, fallback to software */
728 if (pmac_tb_freeze == NULL) {
729 smp_ops->give_timebase = smp_generic_give_timebase;
730 smp_ops->take_timebase = smp_generic_take_timebase;
731 printk(KERN_INFO "Processor timebase sync using software\n");
738 /* XXX should get this from reg properties */
739 for (i = 1; i < ncpus; ++i)
744 /* 32 bits SMP can't NAP */
745 if (!machine_is_compatible("MacRISC4"))
749 static int __init smp_core99_probe(void)
751 struct device_node *cpus;
754 if (ppc_md.progress) ppc_md.progress("smp_core99_probe", 0x345);
756 /* Count CPUs in the device-tree */
757 for (cpus = NULL; (cpus = of_find_node_by_type(cpus, "cpu")) != NULL;)
760 printk(KERN_INFO "PowerMac SMP probe found %d cpus\n", ncpus);
762 /* Nothing more to do if less than 2 of them */
766 /* We need to perform some early initialisations before we can start
767 * setting up SMP as we are running before initcalls
769 pmac_pfunc_base_install();
772 /* Setup various bits like timebase sync method, ability to nap, ... */
773 smp_core99_setup(ncpus);
778 /* Collect l2cr and l3cr values from CPU 0 */
779 core99_init_caches(0);
784 static void __devinit smp_core99_kick_cpu(int nr)
786 unsigned int save_vector;
787 unsigned long target, flags;
788 volatile unsigned int *vector
789 = ((volatile unsigned int *)(KERNELBASE+0x100));
791 if (nr < 0 || nr > 3)
795 ppc_md.progress("smp_core99_kick_cpu", 0x346);
797 local_irq_save(flags);
800 /* Save reset vector */
801 save_vector = *vector;
803 /* Setup fake reset vector that does
804 * b __secondary_start_pmac_0 + nr*8 - KERNELBASE
806 target = (unsigned long) __secondary_start_pmac_0 + nr * 8;
807 create_branch((unsigned long)vector, target, BRANCH_SET_LINK);
809 /* Put some life in our friend */
810 pmac_call_feature(PMAC_FTR_RESET_CPU, NULL, nr, 0);
812 /* FIXME: We wait a bit for the CPU to take the exception, I should
813 * instead wait for the entry code to set something for me. Well,
814 * ideally, all that crap will be done in prom.c and the CPU left
815 * in a RAM-based wait loop like CHRP.
819 /* Restore our exception vector */
820 *vector = save_vector;
821 flush_icache_range((unsigned long) vector, (unsigned long) vector + 4);
823 local_irq_restore(flags);
824 if (ppc_md.progress) ppc_md.progress("smp_core99_kick_cpu done", 0x347);
827 static void __devinit smp_core99_setup_cpu(int cpu_nr)
831 core99_init_caches(cpu_nr);
834 mpic_setup_this_cpu();
838 extern void g5_phy_disable_cpu1(void);
840 /* Close i2c bus if it was used for tb sync */
841 if (pmac_tb_clock_chip_host) {
842 pmac_i2c_close(pmac_tb_clock_chip_host);
843 pmac_tb_clock_chip_host = NULL;
846 /* If we didn't start the second CPU, we must take
849 if (machine_is_compatible("MacRISC4") &&
850 num_online_cpus() < 2)
851 g5_phy_disable_cpu1();
852 #endif /* CONFIG_PPC64 */
855 ppc_md.progress("core99_setup_cpu 0 done", 0x349);
860 #if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_PPC32)
862 int smp_core99_cpu_disable(void)
864 cpu_clear(smp_processor_id(), cpu_online_map);
866 /* XXX reset cpu affinity here */
867 mpic_cpu_set_priority(0xf);
868 asm volatile("mtdec %0" : : "r" (0x7fffffff));
871 asm volatile("mtdec %0" : : "r" (0x7fffffff));
875 extern void low_cpu_die(void) __attribute__((noreturn)); /* in sleep.S */
876 static int cpu_dead[NR_CPUS];
881 cpu_dead[smp_processor_id()] = 1;
886 void smp_core99_cpu_die(unsigned int cpu)
891 while (!cpu_dead[cpu]) {
892 if (--timeout == 0) {
893 printk("CPU %u refused to die!\n", cpu);
903 /* Core99 Macs (dual G4s and G5s) */
904 struct smp_ops_t core99_smp_ops = {
905 .message_pass = smp_mpic_message_pass,
906 .probe = smp_core99_probe,
907 .kick_cpu = smp_core99_kick_cpu,
908 .setup_cpu = smp_core99_setup_cpu,
909 .give_timebase = smp_core99_give_timebase,
910 .take_timebase = smp_core99_take_timebase,
911 #if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_PPC32)
912 .cpu_disable = smp_core99_cpu_disable,
913 .cpu_die = smp_core99_cpu_die,