2 * linux/drivers/ide/pci/alim15x3.c Version 0.21 2007/02/03
4 * Copyright (C) 1998-2000 Michel Aubry, Maintainer
5 * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
6 * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
8 * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
9 * May be copied or modified under the terms of the GNU General Public License
10 * Copyright (C) 2002 Alan Cox <alan@redhat.com>
11 * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
12 * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
14 * (U)DMA capable version of ali 1533/1543(C), 1535(D)
16 **********************************************************************
17 * 9/7/99 --Parts from the above author are included and need to be
18 * converted into standard interface, once I finish the thought.
21 * Don't use LBA48 mode on ALi <= 0xC4
22 * Don't poke 0x79 with a non ALi northbridge
23 * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
24 * Allow UDMA6 on revisions > 0xC4
27 * Chipset documentation available under NDA only
31 #include <linux/module.h>
32 #include <linux/types.h>
33 #include <linux/kernel.h>
34 #include <linux/pci.h>
35 #include <linux/delay.h>
36 #include <linux/hdreg.h>
37 #include <linux/ide.h>
38 #include <linux/init.h>
42 #define DISPLAY_ALI_TIMINGS
45 * ALi devices are not plug in. Otherwise these static values would
46 * need to go. They ought to go away anyway
49 static u8 m5229_revision;
50 static u8 chip_is_1543c_e;
51 static struct pci_dev *isa_dev;
53 #if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_PROC_FS)
54 #include <linux/stat.h>
55 #include <linux/proc_fs.h>
57 static u8 ali_proc = 0;
59 static struct pci_dev *bmide_dev;
61 static char *fifo[4] = {
67 static char *udmaT[8] = {
78 static char *channel_status[8] = {
90 * ali_get_info - generate proc file for ALi IDE
91 * @buffer: buffer to fill
92 * @addr: address of user start in buffer
93 * @offset: offset into 'file'
94 * @count: buffer count
96 * Walks the Ali devices and outputs summary data on the tuning and
97 * anything else that will help with debugging
100 static int ali_get_info (char *buffer, char **addr, off_t offset, int count)
103 u8 reg53h, reg5xh, reg5yh, reg5xh1, reg5yh1, c0, c1, rev, tmp;
104 char *q, *p = buffer;
107 pci_read_config_byte(bmide_dev, 0x08, &rev);
108 if (rev >= 0xc1) /* M1543C or newer */
113 /* first fetch bibma: */
115 bibma = pci_resource_start(bmide_dev, 4);
118 * at that point bibma+0x2 et bibma+0xa are byte
119 * registers to investigate:
121 c0 = inb(bibma + 0x02);
122 c1 = inb(bibma + 0x0a);
125 "\n Ali M15x3 Chipset.\n");
127 " ------------------\n");
128 pci_read_config_byte(bmide_dev, 0x78, ®53h);
129 p += sprintf(p, "PCI Clock: %d.\n", reg53h);
131 pci_read_config_byte(bmide_dev, 0x53, ®53h);
133 "CD_ROM FIFO:%s, CD_ROM DMA:%s\n",
134 (reg53h & 0x02) ? "Yes" : "No ",
135 (reg53h & 0x01) ? "Yes" : "No " );
136 pci_read_config_byte(bmide_dev, 0x74, ®53h);
138 "FIFO Status: contains %d Words, runs%s%s\n\n",
140 (reg53h & 0x40) ? " OVERWR" : "",
141 (reg53h & 0x80) ? " OVERRD." : "." );
144 "-------------------primary channel"
145 "-------------------secondary channel"
148 pci_read_config_byte(bmide_dev, 0x09, ®53h);
152 (reg53h & 0x20) ? "On " : "Off",
153 (reg53h & 0x10) ? "On " : "Off" );
156 "both channels togth: %s"
158 (c0&0x80) ? "No " : "Yes",
159 (c1&0x80) ? "No " : "Yes" );
161 pci_read_config_byte(bmide_dev, 0x76, ®53h);
163 "Channel state: %s %s\n",
164 channel_status[reg53h & 0x07],
165 channel_status[(reg53h & 0x70) >> 4] );
167 pci_read_config_byte(bmide_dev, 0x58, ®5xh);
168 pci_read_config_byte(bmide_dev, 0x5c, ®5yh);
170 "Add. Setup Timing: %dT"
172 (reg5xh & 0x07) ? (reg5xh & 0x07) : 8,
173 (reg5yh & 0x07) ? (reg5yh & 0x07) : 8 );
175 pci_read_config_byte(bmide_dev, 0x59, ®5xh);
176 pci_read_config_byte(bmide_dev, 0x5d, ®5yh);
178 "Command Act. Count: %dT"
180 "Command Rec. Count: %dT"
182 (reg5xh & 0x70) ? ((reg5xh & 0x70) >> 4) : 8,
183 (reg5yh & 0x70) ? ((reg5yh & 0x70) >> 4) : 8,
184 (reg5xh & 0x0f) ? (reg5xh & 0x0f) : 16,
185 (reg5yh & 0x0f) ? (reg5yh & 0x0f) : 16 );
188 "----------------drive0-----------drive1"
189 "------------drive0-----------drive1------\n\n");
193 (c0&0x20) ? "Yes" : "No ",
194 (c0&0x40) ? "Yes" : "No ",
195 (c1&0x20) ? "Yes" : "No ",
196 (c1&0x40) ? "Yes" : "No " );
198 pci_read_config_byte(bmide_dev, 0x54, ®5xh);
199 pci_read_config_byte(bmide_dev, 0x55, ®5yh);
200 q = "FIFO threshold: %2d Words %2d Words"
201 " %2d Words %2d Words\n";
204 (pci_read_config_byte(bmide_dev, 0x4f, &tmp), (tmp &= 0x20))) {
205 p += sprintf(p, q, 8, 8, 8, 8);
208 (reg5xh & 0x03) + 12,
209 ((reg5xh & 0x30)>>4) + 12,
210 (reg5yh & 0x03) + 12,
211 ((reg5yh & 0x30)>>4) + 12 );
214 int t1 = (tmp = (reg5xh & 0x03)) ? (tmp << 3) : 4;
215 int t2 = (tmp = ((reg5xh & 0x30)>>4)) ? (tmp << 3) : 4;
216 int t3 = (tmp = (reg5yh & 0x03)) ? (tmp << 3) : 4;
217 int t4 = (tmp = ((reg5yh & 0x30)>>4)) ? (tmp << 3) : 4;
218 p += sprintf(p, q, t1, t2, t3, t4);
223 "FIFO threshold: %2d Words %2d Words"
224 " %2d Words %2d Words\n",
225 (reg5xh & 0x03) + 12,
226 ((reg5xh & 0x30)>>4) + 12,
227 (reg5yh & 0x03) + 12,
228 ((reg5yh & 0x30)>>4) + 12 );
232 "FIFO mode: %s %s %s %s\n",
233 fifo[((reg5xh & 0x0c) >> 2)],
234 fifo[((reg5xh & 0xc0) >> 6)],
235 fifo[((reg5yh & 0x0c) >> 2)],
236 fifo[((reg5yh & 0xc0) >> 6)] );
238 pci_read_config_byte(bmide_dev, 0x5a, ®5xh);
239 pci_read_config_byte(bmide_dev, 0x5b, ®5xh1);
240 pci_read_config_byte(bmide_dev, 0x5e, ®5yh);
241 pci_read_config_byte(bmide_dev, 0x5f, ®5yh1);
244 "------------------drive0-----------drive1"
245 "------------drive0-----------drive1------\n")*/
246 "Dt RW act. Cnt %2dT %2dT"
248 "Dt RW rec. Cnt %2dT %2dT"
250 (reg5xh & 0x70) ? ((reg5xh & 0x70) >> 4) : 8,
251 (reg5xh1 & 0x70) ? ((reg5xh1 & 0x70) >> 4) : 8,
252 (reg5yh & 0x70) ? ((reg5yh & 0x70) >> 4) : 8,
253 (reg5yh1 & 0x70) ? ((reg5yh1 & 0x70) >> 4) : 8,
254 (reg5xh & 0x0f) ? (reg5xh & 0x0f) : 16,
255 (reg5xh1 & 0x0f) ? (reg5xh1 & 0x0f) : 16,
256 (reg5yh & 0x0f) ? (reg5yh & 0x0f) : 16,
257 (reg5yh1 & 0x0f) ? (reg5yh1 & 0x0f) : 16 );
260 "-----------------------------------UDMA Timings"
261 "--------------------------------\n\n");
263 pci_read_config_byte(bmide_dev, 0x56, ®5xh);
264 pci_read_config_byte(bmide_dev, 0x57, ®5yh);
268 "UDMA timings: %s %s"
270 (reg5xh & 0x08) ? "OK" : "No",
271 (reg5xh & 0x80) ? "OK" : "No",
272 (reg5yh & 0x08) ? "OK" : "No",
273 (reg5yh & 0x80) ? "OK" : "No",
274 udmaT[(reg5xh & 0x07)],
275 udmaT[(reg5xh & 0x70) >> 4],
276 udmaT[reg5yh & 0x07],
277 udmaT[(reg5yh & 0x70) >> 4] );
279 return p-buffer; /* => must be less than 4k! */
281 #endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_PROC_FS) */
284 * ali15x3_tune_pio - set up chipset for PIO mode
285 * @drive: drive to tune
288 * Select the best PIO mode for the drive in question.
289 * Then program the controller for this mode.
291 * Returns the PIO mode programmed.
294 static u8 ali15x3_tune_pio (ide_drive_t *drive, u8 pio)
297 ide_hwif_t *hwif = HWIF(drive);
298 struct pci_dev *dev = hwif->pci_dev;
299 int s_time, a_time, c_time;
300 u8 s_clc, a_clc, r_clc;
302 int bus_speed = system_bus_clock();
303 int port = hwif->channel ? 0x5c : 0x58;
304 int portFIFO = hwif->channel ? 0x55 : 0x54;
306 int unit = drive->select.b.unit & 1;
308 pio = ide_get_best_pio_mode(drive, pio, 5, &d);
309 s_time = ide_pio_timings[pio].setup_time;
310 a_time = ide_pio_timings[pio].active_time;
311 if ((s_clc = (s_time * bus_speed + 999) / 1000) >= 8)
313 if ((a_clc = (a_time * bus_speed + 999) / 1000) >= 8)
315 c_time = ide_pio_timings[pio].cycle_time;
318 if ((r_clc = ((c_time - s_time - a_time) * bus_speed + 999) / 1000) >= 16)
322 if (!(r_clc = (c_time * bus_speed + 999) / 1000 - a_clc - s_clc)) {
328 local_irq_save(flags);
331 * PIO mode => ATA FIFO on, ATAPI FIFO off
333 pci_read_config_byte(dev, portFIFO, &cd_dma_fifo);
334 if (drive->media==ide_disk) {
336 pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0x0F) | 0x50);
338 pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0xF0) | 0x05);
342 pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0x0F);
344 pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0xF0);
348 pci_write_config_byte(dev, port, s_clc);
349 pci_write_config_byte(dev, port+drive->select.b.unit+2, (a_clc << 4) | r_clc);
350 local_irq_restore(flags);
354 * { 70, 165, 365 }, PIO Mode 0
355 * { 50, 125, 208 }, PIO Mode 1
356 * { 30, 100, 110 }, PIO Mode 2
357 * { 30, 80, 70 }, PIO Mode 3 with IORDY
358 * { 25, 70, 25 }, PIO Mode 4 with IORDY ns
359 * { 20, 50, 30 } PIO Mode 5 with IORDY (nonstandard)
366 * ali15x3_tune_drive - set up drive for PIO mode
367 * @drive: drive to tune
370 * Program the controller with the best PIO timing for the given drive.
371 * Then set up the drive itself.
374 static void ali15x3_tune_drive (ide_drive_t *drive, u8 pio)
376 pio = ali15x3_tune_pio(drive, pio);
377 (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
381 * ali15x3_can_ultra - check for ultra DMA support
382 * @drive: drive to do the check
384 * Check the drive and controller revisions. Return 0 if UDMA is
385 * not available, or 1 if UDMA can be used. The actual rules for
387 * No UDMA on revisions <= 0x20
388 * Disk only for revisions < 0xC2
389 * Not WDC drives for revisions < 0xC2
391 * FIXME: WDC ifdef needs to die
394 static u8 ali15x3_can_ultra (ide_drive_t *drive)
396 #ifndef CONFIG_WDC_ALI15X3
397 struct hd_driveid *id = drive->id;
398 #endif /* CONFIG_WDC_ALI15X3 */
400 if (m5229_revision <= 0x20) {
402 } else if ((m5229_revision < 0xC2) &&
403 #ifndef CONFIG_WDC_ALI15X3
404 ((chip_is_1543c_e && strstr(id->model, "WDC ")) ||
405 (drive->media!=ide_disk))) {
406 #else /* CONFIG_WDC_ALI15X3 */
407 (drive->media!=ide_disk)) {
408 #endif /* CONFIG_WDC_ALI15X3 */
416 * ali15x3_ratemask - generate DMA mode list
417 * @drive: drive to compute against
419 * Generate a list of the available DMA modes for the drive.
420 * FIXME: this function contains lots of bogus masking we can dump
422 * Return the highest available mode (UDMA33, UDMA66, UDMA100,..)
425 static u8 ali15x3_ratemask (ide_drive_t *drive)
427 u8 mode = 0, can_ultra = ali15x3_can_ultra(drive);
429 if (m5229_revision > 0xC4 && can_ultra) {
431 } else if (m5229_revision == 0xC4 && can_ultra) {
433 } else if (m5229_revision >= 0xC2 && can_ultra) {
435 } else if (can_ultra) {
442 * If the drive sees no suitable cable then UDMA 33
443 * is the highest permitted mode
446 if (!eighty_ninty_three(drive))
447 mode = min(mode, (u8)1);
452 * ali15x3_tune_chipset - set up chipset/drive for new speed
453 * @drive: drive to configure for
454 * @xferspeed: desired speed
456 * Configure the hardware for the desired IDE transfer mode.
457 * We also do the needed drive configuration through helpers
460 static int ali15x3_tune_chipset (ide_drive_t *drive, u8 xferspeed)
462 ide_hwif_t *hwif = HWIF(drive);
463 struct pci_dev *dev = hwif->pci_dev;
464 u8 speed = ide_rate_filter(ali15x3_ratemask(drive), xferspeed);
466 u8 unit = (drive->select.b.unit & 0x01);
468 int m5229_udma = (hwif->channel) ? 0x57 : 0x56;
470 if (speed == XFER_UDMA_6)
473 if (speed < XFER_UDMA_0) {
474 u8 ultra_enable = (unit) ? 0x7f : 0xf7;
476 * clear "ultra enable" bit
478 pci_read_config_byte(dev, m5229_udma, &tmpbyte);
479 tmpbyte &= ultra_enable;
480 pci_write_config_byte(dev, m5229_udma, tmpbyte);
482 if (speed < XFER_SW_DMA_0)
483 (void) ali15x3_tune_pio(drive, speed - XFER_PIO_0);
485 pci_read_config_byte(dev, m5229_udma, &tmpbyte);
486 tmpbyte &= (0x0f << ((1-unit) << 2));
488 * enable ultra dma and set timing
490 tmpbyte |= ((0x08 | ((4-speed1)&0x07)) << (unit << 2));
491 pci_write_config_byte(dev, m5229_udma, tmpbyte);
492 if (speed >= XFER_UDMA_3) {
493 pci_read_config_byte(dev, 0x4b, &tmpbyte);
495 pci_write_config_byte(dev, 0x4b, tmpbyte);
498 return (ide_config_drive_speed(drive, speed));
503 * config_chipset_for_dma - set up DMA mode
504 * @drive: drive to configure for
506 * Place a drive into DMA mode and tune the chipset for
507 * the selected speed.
509 * Returns true if DMA mode can be used
512 static int config_chipset_for_dma (ide_drive_t *drive)
514 u8 speed = ide_dma_speed(drive, ali15x3_ratemask(drive));
519 (void) ali15x3_tune_chipset(drive, speed);
520 return ide_dma_enable(drive);
524 * ali15x3_config_drive_for_dma - configure for DMA
525 * @drive: drive to configure
527 * Configure a drive for DMA operation. If DMA is not possible we
528 * drop the drive into PIO mode instead.
531 static int ali15x3_config_drive_for_dma(ide_drive_t *drive)
533 ide_hwif_t *hwif = HWIF(drive);
534 struct hd_driveid *id = drive->id;
536 if ((m5229_revision<=0x20) && (drive->media!=ide_disk))
539 drive->init_speed = 0;
541 if ((id != NULL) && ((id->capability & 1) != 0) && drive->autodma) {
542 /* Consult the list of known "bad" drives */
543 if (__ide_dma_bad_drive(drive))
545 if ((id->field_valid & 4) && (m5229_revision >= 0xC2)) {
546 if (id->dma_ultra & hwif->ultra_mask) {
547 /* Force if Capable UltraDMA */
548 int dma = config_chipset_for_dma(drive);
549 if ((id->field_valid & 2) && !dma)
552 } else if (id->field_valid & 2) {
554 if ((id->dma_mword & hwif->mwdma_mask) ||
555 (id->dma_1word & hwif->swdma_mask)) {
556 /* Force if Capable regular DMA modes */
557 if (!config_chipset_for_dma(drive))
560 } else if (__ide_dma_good_drive(drive) &&
561 (id->eide_dma_time < 150)) {
562 /* Consult the list of known "good" drives */
563 if (!config_chipset_for_dma(drive))
570 hwif->tuneproc(drive, 255);
579 * ali15x3_dma_setup - begin a DMA phase
580 * @drive: target device
582 * Returns 1 if the DMA cannot be performed, zero on success.
585 static int ali15x3_dma_setup(ide_drive_t *drive)
587 if (m5229_revision < 0xC2 && drive->media != ide_disk) {
588 if (rq_data_dir(drive->hwif->hwgroup->rq))
589 return 1; /* try PIO instead of DMA */
591 return ide_dma_setup(drive);
595 * init_chipset_ali15x3 - Initialise an ALi IDE controller
597 * @name: Name of the controller
599 * This function initializes the ALI IDE controller and where
600 * appropriate also sets up the 1533 southbridge.
603 static unsigned int __devinit init_chipset_ali15x3 (struct pci_dev *dev, const char *name)
607 struct pci_dev *north = pci_get_slot(dev->bus, PCI_DEVFN(0,0));
609 pci_read_config_byte(dev, PCI_REVISION_ID, &m5229_revision);
611 isa_dev = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
613 #if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_PROC_FS)
617 ide_pci_create_host_proc("ali", ali_get_info);
619 #endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_PROC_FS) */
621 local_irq_save(flags);
623 if (m5229_revision < 0xC2) {
625 * revision 0x20 (1543-E, 1543-F)
626 * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
627 * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
629 pci_read_config_byte(dev, 0x4b, &tmpbyte);
633 pci_write_config_byte(dev, 0x4b, tmpbyte & 0x7F);
638 * 1543C-B?, 1535, 1535D, 1553
639 * Note 1: not all "motherboard" support this detection
640 * Note 2: if no udma 66 device, the detection may "error".
641 * but in this case, we will not set the device to
642 * ultra 66, the detection result is not important
646 * enable "Cable Detection", m5229, 0x4b, bit3
648 pci_read_config_byte(dev, 0x4b, &tmpbyte);
649 pci_write_config_byte(dev, 0x4b, tmpbyte | 0x08);
652 * We should only tune the 1533 enable if we are using an ALi
653 * North bridge. We might have no north found on some zany
654 * box without a device at 0:0.0. The ALi bridge will be at
655 * 0:0.0 so if we didn't find one we know what is cooking.
657 if (north && north->vendor != PCI_VENDOR_ID_AL)
660 if (m5229_revision < 0xC5 && isa_dev)
663 * set south-bridge's enable bit, m1533, 0x79
666 pci_read_config_byte(isa_dev, 0x79, &tmpbyte);
667 if (m5229_revision == 0xC2) {
669 * 1543C-B0 (m1533, 0x79, bit 2)
671 pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x04);
672 } else if (m5229_revision >= 0xC3) {
674 * 1553/1535 (m1533, 0x79, bit 1)
676 pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x02);
681 pci_dev_put(isa_dev);
682 local_irq_restore(flags);
687 * ata66_ali15x3 - check for UDMA 66 support
688 * @hwif: IDE interface
690 * This checks if the controller and the cable are capable
691 * of UDMA66 transfers. It doesn't check the drives.
692 * But see note 2 below!
694 * FIXME: frobs bits that are not defined on newer ALi devicea
697 static unsigned int __devinit ata66_ali15x3 (ide_hwif_t *hwif)
699 struct pci_dev *dev = hwif->pci_dev;
700 unsigned int ata66 = 0;
701 u8 cable_80_pin[2] = { 0, 0 };
706 local_irq_save(flags);
708 if (m5229_revision >= 0xC2) {
710 * Ultra66 cable detection (from Host View)
711 * m5229, 0x4a, bit0: primary, bit1: secondary 80 pin
713 pci_read_config_byte(dev, 0x4a, &tmpbyte);
715 * 0x4a, bit0 is 0 => primary channel
716 * has 80-pin (from host view)
718 if (!(tmpbyte & 0x01)) cable_80_pin[0] = 1;
720 * 0x4a, bit1 is 0 => secondary channel
721 * has 80-pin (from host view)
723 if (!(tmpbyte & 0x02)) cable_80_pin[1] = 1;
725 * Allow ata66 if cable of current channel has 80 pins
727 ata66 = (hwif->channel)?cable_80_pin[1]:cable_80_pin[0];
730 * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
732 pci_read_config_byte(isa_dev, 0x5e, &tmpbyte);
733 chip_is_1543c_e = ((tmpbyte & 0x1e) == 0x12) ? 1: 0;
737 * CD_ROM DMA on (m5229, 0x53, bit0)
738 * Enable this bit even if we want to use PIO
739 * PIO FIFO off (m5229, 0x53, bit1)
740 * The hardware will use 0x54h and 0x55h to control PIO FIFO
741 * (Not on later devices it seems)
743 * 0x53 changes meaning on later revs - we must no touch
744 * bit 1 on them. Need to check if 0x20 is the right break
747 pci_read_config_byte(dev, 0x53, &tmpbyte);
749 if(m5229_revision <= 0x20)
750 tmpbyte = (tmpbyte & (~0x02)) | 0x01;
751 else if (m5229_revision == 0xc7 || m5229_revision == 0xc8)
756 pci_write_config_byte(dev, 0x53, tmpbyte);
758 local_irq_restore(flags);
764 * init_hwif_common_ali15x3 - Set up ALI IDE hardware
765 * @hwif: IDE interface
767 * Initialize the IDE structure side of the ALi 15x3 driver.
770 static void __devinit init_hwif_common_ali15x3 (ide_hwif_t *hwif)
773 hwif->tuneproc = &ali15x3_tune_drive;
774 hwif->speedproc = &ali15x3_tune_chipset;
776 /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
777 hwif->no_lba48_dma = (m5229_revision <= 0xC4) ? 1 : 0;
779 if (!hwif->dma_base) {
780 hwif->drives[0].autotune = 1;
781 hwif->drives[1].autotune = 1;
787 if (m5229_revision > 0x20)
788 hwif->ultra_mask = 0x7f;
789 hwif->mwdma_mask = 0x07;
790 hwif->swdma_mask = 0x07;
792 if (m5229_revision >= 0x20) {
794 * M1543C or newer for DMAing
796 hwif->ide_dma_check = &ali15x3_config_drive_for_dma;
797 hwif->dma_setup = &ali15x3_dma_setup;
800 if (!(hwif->udma_four))
801 hwif->udma_four = ata66_ali15x3(hwif);
803 hwif->drives[0].autodma = hwif->autodma;
804 hwif->drives[1].autodma = hwif->autodma;
808 * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
809 * @hwif: interface to configure
811 * Obtain the IRQ tables for an ALi based IDE solution on the PC
812 * class platforms. This part of the code isn't applicable to the
816 static void __devinit init_hwif_ali15x3 (ide_hwif_t *hwif)
819 s8 irq_routing_table[] = { -1, 9, 3, 10, 4, 5, 7, 6,
820 1, 11, 0, 12, 0, 14, 0, 15 };
823 if (hwif->pci_dev->device == PCI_DEVICE_ID_AL_M5229)
824 hwif->irq = hwif->channel ? 15 : 14;
828 * read IDE interface control
830 pci_read_config_byte(isa_dev, 0x58, &ideic);
833 ideic = ideic & 0x03;
835 /* get IRQ for IDE Controller */
836 if ((hwif->channel && ideic == 0x03) ||
837 (!hwif->channel && !ideic)) {
839 * get SIRQ1 routing table
841 pci_read_config_byte(isa_dev, 0x44, &inmir);
842 inmir = inmir & 0x0f;
843 irq = irq_routing_table[inmir];
844 } else if (hwif->channel && !(ideic & 0x01)) {
846 * get SIRQ2 routing table
848 pci_read_config_byte(isa_dev, 0x75, &inmir);
849 inmir = inmir & 0x0f;
850 irq = irq_routing_table[inmir];
856 init_hwif_common_ali15x3(hwif);
860 * init_dma_ali15x3 - set up DMA on ALi15x3
861 * @hwif: IDE interface
862 * @dmabase: DMA interface base PCI address
864 * Set up the DMA functionality on the ALi 15x3. For the ALi
865 * controllers this is generic so we can let the generic code do
869 static void __devinit init_dma_ali15x3 (ide_hwif_t *hwif, unsigned long dmabase)
871 if (m5229_revision < 0x20)
874 outb(inb(dmabase + 2) & 0x60, dmabase + 2);
875 ide_setup_dma(hwif, dmabase, 8);
878 static ide_pci_device_t ali15x3_chipset __devinitdata = {
880 .init_chipset = init_chipset_ali15x3,
881 .init_hwif = init_hwif_ali15x3,
882 .init_dma = init_dma_ali15x3,
885 .bootable = ON_BOARD,
889 * alim15x3_init_one - set up an ALi15x3 IDE controller
890 * @dev: PCI device to set up
892 * Perform the actual set up for an ALi15x3 that has been found by the
896 static int __devinit alim15x3_init_one(struct pci_dev *dev, const struct pci_device_id *id)
898 static struct pci_device_id ati_rs100[] = {
899 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100) },
903 ide_pci_device_t *d = &ali15x3_chipset;
905 if (pci_dev_present(ati_rs100))
906 printk(KERN_WARNING "alim15x3: ATI Radeon IGP Northbridge is not yet fully tested.\n");
908 #if defined(CONFIG_SPARC64)
909 d->init_hwif = init_hwif_common_ali15x3;
910 #endif /* CONFIG_SPARC64 */
911 return ide_setup_pci_device(dev, d);
915 static struct pci_device_id alim15x3_pci_tbl[] = {
916 { PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M5229, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
917 { PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M5228, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
920 MODULE_DEVICE_TABLE(pci, alim15x3_pci_tbl);
922 static struct pci_driver driver = {
923 .name = "ALI15x3_IDE",
924 .id_table = alim15x3_pci_tbl,
925 .probe = alim15x3_init_one,
928 static int __init ali15x3_ide_init(void)
930 return ide_pci_register_driver(&driver);
933 module_init(ali15x3_ide_init);
935 MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox");
936 MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
937 MODULE_LICENSE("GPL");