2 * linux/arch/arm/mach-iop3xx/iop321-irq.c
4 * Generic IOP321 IRQ handling functionality
6 * Author: Rory Bolt <rorybolt@pacbell.net>
7 * Copyright (C) 2002 Rory Bolt
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
13 * Added IOP3XX chipset and IQ80321 board masking code.
16 #include <linux/init.h>
17 #include <linux/interrupt.h>
18 #include <linux/list.h>
20 #include <asm/mach/irq.h>
22 #include <asm/hardware.h>
24 #include <asm/mach-types.h>
26 static u32 iop321_mask /* = 0 */;
28 static inline void intctl_write(u32 val)
30 asm volatile("mcr p6,0,%0,c0,c0,0"::"r" (val));
33 static inline void intstr_write(u32 val)
35 asm volatile("mcr p6,0,%0,c4,c0,0"::"r" (val));
39 iop321_irq_mask (unsigned int irq)
42 iop321_mask &= ~(1 << (irq - IOP321_IRQ_OFS));
44 intctl_write(iop321_mask);
48 iop321_irq_unmask (unsigned int irq)
50 iop321_mask |= (1 << (irq - IOP321_IRQ_OFS));
52 intctl_write(iop321_mask);
55 struct irqchip ext_chip = {
56 .ack = iop321_irq_mask,
57 .mask = iop321_irq_mask,
58 .unmask = iop321_irq_unmask,
61 void __init iop321_init_irq(void)
65 /* Enable access to coprocessor 6 for dealing with IRQs.
67 * Basically, the Intel documentation here is poor. It appears that
68 * you need to set the bit to be able to access the coprocessor from
69 * SVC mode. Whether that allows access from user space or not is
73 "mrc p15, 0, %0, c15, c1, 0\n\t"
75 "mcr p15, 0, %0, c15, c1, 0\n\t"
76 /* The action is delayed, so we have to do this: */
77 "mrc p15, 0, %0, c15, c1, 0\n\t"
80 : "=r" (tmp) : "i" (1 << 6) );
82 intctl_write(0); // disable all interrupts
83 intstr_write(0); // treat all as IRQ
84 if(machine_is_iq80321() ||
85 machine_is_iq31244()) // all interrupts are inputs to chip
86 *IOP321_PCIIRSR = 0x0f;
88 for(i = IOP321_IRQ_OFS; i < NR_IOP321_IRQS; i++)
90 set_irq_chip(i, &ext_chip);
91 set_irq_handler(i, do_level_IRQ);
92 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);