2 * OHCI HCD (Host Controller Driver) for USB.
4 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
5 * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net>
7 * This file is licenced under the GPL.
10 /*-------------------------------------------------------------------------*/
14 #define edstring(ed_type) ({ char *temp; \
16 case PIPE_CONTROL: temp = "ctrl"; break; \
17 case PIPE_BULK: temp = "bulk"; break; \
18 case PIPE_INTERRUPT: temp = "intr"; break; \
19 default: temp = "isoc"; break; \
21 #define pipestring(pipe) edstring(usb_pipetype(pipe))
23 /* debug| print the main components of an URB
24 * small: 0) header + data packets 1) just header
26 static void __attribute__((unused))
27 urb_print (struct urb * urb, char * str, int small)
29 unsigned int pipe= urb->pipe;
31 if (!urb->dev || !urb->dev->bus) {
32 dbg("%s URB: no dev", str);
36 #ifndef OHCI_VERBOSE_DEBUG
39 dbg("%s %p dev=%d ep=%d%s-%s flags=%x len=%d/%d stat=%d",
42 usb_pipedevice (pipe),
43 usb_pipeendpoint (pipe),
44 usb_pipeout (pipe)? "out" : "in",
48 urb->transfer_buffer_length,
51 #ifdef OHCI_VERBOSE_DEBUG
55 if (usb_pipecontrol (pipe)) {
56 printk (KERN_DEBUG __FILE__ ": setup(8):");
57 for (i = 0; i < 8 ; i++)
58 printk (" %02x", ((__u8 *) urb->setup_packet) [i]);
61 if (urb->transfer_buffer_length > 0 && urb->transfer_buffer) {
62 printk (KERN_DEBUG __FILE__ ": data(%d/%d):",
64 urb->transfer_buffer_length);
65 len = usb_pipeout (pipe)?
66 urb->transfer_buffer_length: urb->actual_length;
67 for (i = 0; i < 16 && i < len; i++)
68 printk (" %02x", ((__u8 *) urb->transfer_buffer) [i]);
69 printk ("%s stat:%d\n", i < len? "...": "", urb->status);
75 #define ohci_dbg_sw(ohci, next, size, format, arg...) \
79 s_len = scnprintf (*next, *size, format, ## arg ); \
80 *size -= s_len; *next += s_len; \
82 ohci_dbg(ohci,format, ## arg ); \
86 static void ohci_dump_intr_mask (
87 struct ohci_hcd *ohci,
93 ohci_dbg_sw (ohci, next, size, "%s 0x%08x%s%s%s%s%s%s%s%s%s\n",
96 (mask & OHCI_INTR_MIE) ? " MIE" : "",
97 (mask & OHCI_INTR_OC) ? " OC" : "",
98 (mask & OHCI_INTR_RHSC) ? " RHSC" : "",
99 (mask & OHCI_INTR_FNO) ? " FNO" : "",
100 (mask & OHCI_INTR_UE) ? " UE" : "",
101 (mask & OHCI_INTR_RD) ? " RD" : "",
102 (mask & OHCI_INTR_SF) ? " SF" : "",
103 (mask & OHCI_INTR_WDH) ? " WDH" : "",
104 (mask & OHCI_INTR_SO) ? " SO" : ""
108 static void maybe_print_eds (
109 struct ohci_hcd *ohci,
116 ohci_dbg_sw (ohci, next, size, "%s %08x\n", label, value);
119 static char *hcfs2string (int state)
122 case OHCI_USB_RESET: return "reset";
123 case OHCI_USB_RESUME: return "resume";
124 case OHCI_USB_OPER: return "operational";
125 case OHCI_USB_SUSPEND: return "suspend";
130 // dump control and status registers
132 ohci_dump_status (struct ohci_hcd *controller, char **next, unsigned *size)
134 struct ohci_regs __iomem *regs = controller->regs;
137 temp = ohci_readl (controller, ®s->revision) & 0xff;
138 ohci_dbg_sw (controller, next, size,
139 "OHCI %d.%d, %s legacy support registers\n",
140 0x03 & (temp >> 4), (temp & 0x0f),
141 (temp & 0x0100) ? "with" : "NO");
143 temp = ohci_readl (controller, ®s->control);
144 ohci_dbg_sw (controller, next, size,
145 "control 0x%03x%s%s%s HCFS=%s%s%s%s%s CBSR=%d\n",
147 (temp & OHCI_CTRL_RWE) ? " RWE" : "",
148 (temp & OHCI_CTRL_RWC) ? " RWC" : "",
149 (temp & OHCI_CTRL_IR) ? " IR" : "",
150 hcfs2string (temp & OHCI_CTRL_HCFS),
151 (temp & OHCI_CTRL_BLE) ? " BLE" : "",
152 (temp & OHCI_CTRL_CLE) ? " CLE" : "",
153 (temp & OHCI_CTRL_IE) ? " IE" : "",
154 (temp & OHCI_CTRL_PLE) ? " PLE" : "",
155 temp & OHCI_CTRL_CBSR
158 temp = ohci_readl (controller, ®s->cmdstatus);
159 ohci_dbg_sw (controller, next, size,
160 "cmdstatus 0x%05x SOC=%d%s%s%s%s\n", temp,
161 (temp & OHCI_SOC) >> 16,
162 (temp & OHCI_OCR) ? " OCR" : "",
163 (temp & OHCI_BLF) ? " BLF" : "",
164 (temp & OHCI_CLF) ? " CLF" : "",
165 (temp & OHCI_HCR) ? " HCR" : ""
168 ohci_dump_intr_mask (controller, "intrstatus",
169 ohci_readl (controller, ®s->intrstatus),
171 ohci_dump_intr_mask (controller, "intrenable",
172 ohci_readl (controller, ®s->intrenable),
174 // intrdisable always same as intrenable
176 maybe_print_eds (controller, "ed_periodcurrent",
177 ohci_readl (controller, ®s->ed_periodcurrent),
180 maybe_print_eds (controller, "ed_controlhead",
181 ohci_readl (controller, ®s->ed_controlhead),
183 maybe_print_eds (controller, "ed_controlcurrent",
184 ohci_readl (controller, ®s->ed_controlcurrent),
187 maybe_print_eds (controller, "ed_bulkhead",
188 ohci_readl (controller, ®s->ed_bulkhead),
190 maybe_print_eds (controller, "ed_bulkcurrent",
191 ohci_readl (controller, ®s->ed_bulkcurrent),
194 maybe_print_eds (controller, "donehead",
195 ohci_readl (controller, ®s->donehead), next, size);
198 #define dbg_port_sw(hc,num,value,next,size) \
199 ohci_dbg_sw (hc, next, size, \
200 "roothub.portstatus [%d] " \
201 "0x%08x%s%s%s%s%s%s%s%s%s%s%s%s\n", \
203 (temp & RH_PS_PRSC) ? " PRSC" : "", \
204 (temp & RH_PS_OCIC) ? " OCIC" : "", \
205 (temp & RH_PS_PSSC) ? " PSSC" : "", \
206 (temp & RH_PS_PESC) ? " PESC" : "", \
207 (temp & RH_PS_CSC) ? " CSC" : "", \
209 (temp & RH_PS_LSDA) ? " LSDA" : "", \
210 (temp & RH_PS_PPS) ? " PPS" : "", \
211 (temp & RH_PS_PRS) ? " PRS" : "", \
212 (temp & RH_PS_POCI) ? " POCI" : "", \
213 (temp & RH_PS_PSS) ? " PSS" : "", \
215 (temp & RH_PS_PES) ? " PES" : "", \
216 (temp & RH_PS_CCS) ? " CCS" : "" \
222 struct ohci_hcd *controller,
229 temp = roothub_a (controller);
234 ohci_dbg_sw (controller, next, size,
235 "roothub.a %08x POTPGT=%d%s%s%s%s%s NDP=%d(%d)\n", temp,
236 ((temp & RH_A_POTPGT) >> 24) & 0xff,
237 (temp & RH_A_NOCP) ? " NOCP" : "",
238 (temp & RH_A_OCPM) ? " OCPM" : "",
239 (temp & RH_A_DT) ? " DT" : "",
240 (temp & RH_A_NPS) ? " NPS" : "",
241 (temp & RH_A_PSM) ? " PSM" : "",
242 (temp & RH_A_NDP), controller->num_ports
244 temp = roothub_b (controller);
245 ohci_dbg_sw (controller, next, size,
246 "roothub.b %08x PPCM=%04x DR=%04x\n",
248 (temp & RH_B_PPCM) >> 16,
251 temp = roothub_status (controller);
252 ohci_dbg_sw (controller, next, size,
253 "roothub.status %08x%s%s%s%s%s%s\n",
255 (temp & RH_HS_CRWE) ? " CRWE" : "",
256 (temp & RH_HS_OCIC) ? " OCIC" : "",
257 (temp & RH_HS_LPSC) ? " LPSC" : "",
258 (temp & RH_HS_DRWE) ? " DRWE" : "",
259 (temp & RH_HS_OCI) ? " OCI" : "",
260 (temp & RH_HS_LPS) ? " LPS" : ""
264 for (i = 0; i < controller->num_ports; i++) {
265 temp = roothub_portstatus (controller, i);
266 dbg_port_sw (controller, i, temp, next, size);
270 static void ohci_dump (struct ohci_hcd *controller, int verbose)
272 ohci_dbg (controller, "OHCI controller state\n");
274 // dumps some of the state we know about
275 ohci_dump_status (controller, NULL, NULL);
276 if (controller->hcca)
277 ohci_dbg (controller,
278 "hcca frame #%04x\n", ohci_frame_no(controller));
279 ohci_dump_roothub (controller, 1, NULL, NULL);
282 static const char data0 [] = "DATA0";
283 static const char data1 [] = "DATA1";
285 static void ohci_dump_td (const struct ohci_hcd *ohci, const char *label,
288 u32 tmp = hc32_to_cpup (ohci, &td->hwINFO);
290 ohci_dbg (ohci, "%s td %p%s; urb %p index %d; hw next td %08x\n",
292 (tmp & TD_DONE) ? " (DONE)" : "",
294 hc32_to_cpup (ohci, &td->hwNextTD));
295 if ((tmp & TD_ISO) == 0) {
296 const char *toggle, *pid;
299 switch (tmp & TD_T) {
300 case TD_T_DATA0: toggle = data0; break;
301 case TD_T_DATA1: toggle = data1; break;
302 case TD_T_TOGGLE: toggle = "(CARRY)"; break;
303 default: toggle = "(?)"; break;
305 switch (tmp & TD_DP) {
306 case TD_DP_SETUP: pid = "SETUP"; break;
307 case TD_DP_IN: pid = "IN"; break;
308 case TD_DP_OUT: pid = "OUT"; break;
309 default: pid = "(bad pid)"; break;
311 ohci_dbg (ohci, " info %08x CC=%x %s DI=%d %s %s\n", tmp,
312 TD_CC_GET(tmp), /* EC, */ toggle,
313 (tmp & TD_DI) >> 21, pid,
314 (tmp & TD_R) ? "R" : "");
315 cbp = hc32_to_cpup (ohci, &td->hwCBP);
316 be = hc32_to_cpup (ohci, &td->hwBE);
317 ohci_dbg (ohci, " cbp %08x be %08x (len %d)\n", cbp, be,
318 cbp ? (be + 1 - cbp) : 0);
321 ohci_dbg (ohci, " info %08x CC=%x FC=%d DI=%d SF=%04x\n", tmp,
326 ohci_dbg (ohci, " bp0 %08x be %08x\n",
327 hc32_to_cpup (ohci, &td->hwCBP) & ~0x0fff,
328 hc32_to_cpup (ohci, &td->hwBE));
329 for (i = 0; i < MAXPSW; i++) {
330 u16 psw = ohci_hwPSW (ohci, td, i);
331 int cc = (psw >> 12) & 0x0f;
332 ohci_dbg (ohci, " psw [%d] = %2x, CC=%x %s=%d\n", i,
334 (cc >= 0x0e) ? "OFFSET" : "SIZE",
340 /* caller MUST own hcd spinlock if verbose is set! */
341 static void __attribute__((unused))
342 ohci_dump_ed (const struct ohci_hcd *ohci, const char *label,
343 const struct ed *ed, int verbose)
345 u32 tmp = hc32_to_cpu (ohci, ed->hwINFO);
348 ohci_dbg (ohci, "%s, ed %p state 0x%x type %s; next ed %08x\n",
350 ed, ed->state, edstring (ed->type),
351 hc32_to_cpup (ohci, &ed->hwNextED));
352 switch (tmp & (ED_IN|ED_OUT)) {
353 case ED_OUT: type = "-OUT"; break;
354 case ED_IN: type = "-IN"; break;
355 /* else from TDs ... control */
358 " info %08x MAX=%d%s%s%s%s EP=%d%s DEV=%d\n", tmp,
359 0x03ff & (tmp >> 16),
360 (tmp & ED_DEQUEUE) ? " DQ" : "",
361 (tmp & ED_ISO) ? " ISO" : "",
362 (tmp & ED_SKIP) ? " SKIP" : "",
363 (tmp & ED_LOWSPEED) ? " LOW" : "",
367 tmp = hc32_to_cpup (ohci, &ed->hwHeadP);
368 ohci_dbg (ohci, " tds: head %08x %s%s tail %08x%s\n",
370 (tmp & ED_C) ? data1 : data0,
371 (tmp & ED_H) ? " HALT" : "",
372 hc32_to_cpup (ohci, &ed->hwTailP),
373 verbose ? "" : " (not listing)");
375 struct list_head *tmp;
377 /* use ed->td_list because HC concurrently modifies
378 * hwNextTD as it accumulates ed_donelist.
380 list_for_each (tmp, &ed->td_list) {
382 td = list_entry (tmp, struct td, td_list);
383 ohci_dump_td (ohci, " ->", td);
389 static inline void ohci_dump (struct ohci_hcd *controller, int verbose) {}
391 #undef OHCI_VERBOSE_DEBUG
395 /*-------------------------------------------------------------------------*/
397 #ifdef STUB_DEBUG_FILES
399 static inline void create_debug_files (struct ohci_hcd *bus) { }
400 static inline void remove_debug_files (struct ohci_hcd *bus) { }
405 show_list (struct ohci_hcd *ohci, char *buf, size_t count, struct ed *ed)
407 unsigned temp, size = count;
412 /* print first --> last */
416 /* dump a snapshot of the bulk or control schedule */
418 u32 info = hc32_to_cpu (ohci, ed->hwINFO);
419 u32 headp = hc32_to_cpu (ohci, ed->hwHeadP);
420 struct list_head *entry;
423 temp = scnprintf (buf, size,
424 "ed/%p %cs dev%d ep%d%s max %d %08x%s%s %s",
426 (info & ED_LOWSPEED) ? 'l' : 'f',
429 (info & ED_IN) ? "in" : "out",
430 0x03ff & (info >> 16),
432 (info & ED_SKIP) ? " s" : "",
433 (headp & ED_H) ? " H" : "",
434 (headp & ED_C) ? data1 : data0);
438 list_for_each (entry, &ed->td_list) {
441 td = list_entry (entry, struct td, td_list);
442 info = hc32_to_cpup (ohci, &td->hwINFO);
443 cbp = hc32_to_cpup (ohci, &td->hwCBP);
444 be = hc32_to_cpup (ohci, &td->hwBE);
445 temp = scnprintf (buf, size,
446 "\n\ttd %p %s %d cc=%x urb %p (%08x)",
449 switch (info & TD_DP) {
450 case TD_DP_SETUP: pid = "setup"; break;
451 case TD_DP_IN: pid = "in"; break;
452 case TD_DP_OUT: pid = "out"; break;
453 default: pid = "(?)"; break;
455 cbp ? (be + 1 - cbp) : 0,
456 TD_CC_GET (info), td->urb, info);
461 temp = scnprintf (buf, size, "\n");
471 show_async (struct class_device *class_dev, char *buf)
475 struct ohci_hcd *ohci;
479 bus = class_get_devdata(class_dev);
481 ohci = hcd_to_ohci(hcd);
483 /* display control and bulk lists together, for simplicity */
484 spin_lock_irqsave (&ohci->lock, flags);
485 temp = show_list (ohci, buf, PAGE_SIZE, ohci->ed_controltail);
486 temp += show_list (ohci, buf + temp, PAGE_SIZE - temp, ohci->ed_bulktail);
487 spin_unlock_irqrestore (&ohci->lock, flags);
491 static CLASS_DEVICE_ATTR (async, S_IRUGO, show_async, NULL);
494 #define DBG_SCHED_LIMIT 64
497 show_periodic (struct class_device *class_dev, char *buf)
501 struct ohci_hcd *ohci;
502 struct ed **seen, *ed;
504 unsigned temp, size, seen_count;
508 if (!(seen = kmalloc (DBG_SCHED_LIMIT * sizeof *seen, SLAB_ATOMIC)))
512 bus = class_get_devdata(class_dev);
514 ohci = hcd_to_ohci(hcd);
518 temp = scnprintf (next, size, "size = %d\n", NUM_INTS);
522 /* dump a snapshot of the periodic schedule (and load) */
523 spin_lock_irqsave (&ohci->lock, flags);
524 for (i = 0; i < NUM_INTS; i++) {
525 if (!(ed = ohci->periodic [i]))
528 temp = scnprintf (next, size, "%2d [%3d]:", i, ohci->load [i]);
533 temp = scnprintf (next, size, " ed%d/%p",
537 for (temp = 0; temp < seen_count; temp++) {
538 if (seen [temp] == ed)
542 /* show more info the first time around */
543 if (temp == seen_count) {
544 u32 info = hc32_to_cpu (ohci, ed->hwINFO);
545 struct list_head *entry;
548 /* qlen measured here in TDs, not urbs */
549 list_for_each (entry, &ed->td_list)
552 temp = scnprintf (next, size,
553 " (%cs dev%d ep%d%s-%s qlen %u"
555 (info & ED_LOWSPEED) ? 'l' : 'f',
558 (info & ED_IN) ? "in" : "out",
559 (info & ED_ISO) ? "iso" : "int",
561 0x03ff & (info >> 16),
563 (info & ED_SKIP) ? " K" : "",
565 cpu_to_hc32(ohci, ED_H)) ?
570 if (seen_count < DBG_SCHED_LIMIT)
571 seen [seen_count++] = ed;
576 /* we've seen it and what's after */
583 temp = scnprintf (next, size, "\n");
587 spin_unlock_irqrestore (&ohci->lock, flags);
590 return PAGE_SIZE - size;
592 static CLASS_DEVICE_ATTR (periodic, S_IRUGO, show_periodic, NULL);
595 #undef DBG_SCHED_LIMIT
598 show_registers (struct class_device *class_dev, char *buf)
602 struct ohci_hcd *ohci;
603 struct ohci_regs __iomem *regs;
609 bus = class_get_devdata(class_dev);
611 ohci = hcd_to_ohci(hcd);
616 spin_lock_irqsave (&ohci->lock, flags);
618 /* dump driver info, then registers in spec order */
620 ohci_dbg_sw (ohci, &next, &size,
621 "bus %s, device %s\n"
623 "%s version " DRIVER_VERSION "\n",
624 hcd->self.controller->bus->name,
625 hcd->self.controller->bus_id,
629 if (bus->controller->power.power_state.event) {
630 size -= scnprintf (next, size,
631 "SUSPENDED (no register access)\n");
635 ohci_dump_status(ohci, &next, &size);
639 ohci_dbg_sw (ohci, &next, &size,
640 "hcca frame 0x%04x\n", ohci_frame_no(ohci));
642 /* other registers mostly affect frame timings */
643 rdata = ohci_readl (ohci, ®s->fminterval);
644 temp = scnprintf (next, size,
645 "fmintvl 0x%08x %sFSMPS=0x%04x FI=0x%04x\n",
646 rdata, (rdata >> 31) ? "FIT " : "",
647 (rdata >> 16) & 0xefff, rdata & 0xffff);
651 rdata = ohci_readl (ohci, ®s->fmremaining);
652 temp = scnprintf (next, size, "fmremaining 0x%08x %sFR=0x%04x\n",
653 rdata, (rdata >> 31) ? "FRT " : "",
658 rdata = ohci_readl (ohci, ®s->periodicstart);
659 temp = scnprintf (next, size, "periodicstart 0x%04x\n",
664 rdata = ohci_readl (ohci, ®s->lsthresh);
665 temp = scnprintf (next, size, "lsthresh 0x%04x\n",
671 ohci_dump_roothub (ohci, 1, &next, &size);
674 spin_unlock_irqrestore (&ohci->lock, flags);
675 return PAGE_SIZE - size;
677 static CLASS_DEVICE_ATTR (registers, S_IRUGO, show_registers, NULL);
680 static inline void create_debug_files (struct ohci_hcd *ohci)
682 struct class_device *cldev = ohci_to_hcd(ohci)->self.class_dev;
684 class_device_create_file(cldev, &class_device_attr_async);
685 class_device_create_file(cldev, &class_device_attr_periodic);
686 class_device_create_file(cldev, &class_device_attr_registers);
687 ohci_dbg (ohci, "created debug files\n");
690 static inline void remove_debug_files (struct ohci_hcd *ohci)
692 struct class_device *cldev = ohci_to_hcd(ohci)->self.class_dev;
694 class_device_remove_file(cldev, &class_device_attr_async);
695 class_device_remove_file(cldev, &class_device_attr_periodic);
696 class_device_remove_file(cldev, &class_device_attr_registers);
701 /*-------------------------------------------------------------------------*/