2 * linux/arch/arm/mm/arm925.S: MMU functions for ARM925
4 * Copyright (C) 1999,2000 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd.
6 * Copyright (C) 2002 RidgeRun, Inc.
7 * Copyright (C) 2002-2003 MontaVista Software, Inc.
9 * Update for Linux-2.6 and cache flush improvements
10 * Copyright (C) 2004 Nokia Corporation by Tony Lindgren <tony@atomide.com>
12 * hacked for non-paged-MM by Hyok S. Choi, 2004.
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
29 * These are the low level assembler for performing cache and TLB
30 * functions on the arm925.
32 * CONFIG_CPU_ARM925_CPU_IDLE -> nohlt
34 * Some additional notes based on deciphering the TI TRM on OMAP-5910:
36 * NOTE1: The TI925T Configuration Register bit "D-cache clean and flush
37 * entry mode" must be 0 to flush the entries in both segments
38 * at once. This is the default value. See TRM 2-20 and 2-24 for
41 * NOTE2: Default is the "D-cache clean and flush entry mode". It looks
42 * like the "Transparent mode" must be on for partial cache flushes
43 * to work in this mode. This mode only works with 16-bit external
44 * memory. See TRM 2-24 for more information.
46 * NOTE3: Write-back cache flushing seems to be flakey with devices using
47 * direct memory access, such as USB OHCI. The workaround is to use
48 * write-through cache with CONFIG_CPU_DCACHE_WRITETHROUGH (this is
49 * the default for OMAP-1510).
52 #include <linux/linkage.h>
53 #include <linux/init.h>
54 #include <asm/assembler.h>
56 #include <asm/pgtable-hwdef.h>
57 #include <asm/pgtable.h>
59 #include <asm/ptrace.h>
60 #include "proc-macros.S"
63 * The size of one data cache line.
65 #define CACHE_DLINESIZE 16
68 * The number of data cache segments.
70 #define CACHE_DSEGMENTS 2
73 * The number of lines in a cache segment.
75 #define CACHE_DENTRIES 256
78 * This is the size at which it becomes more efficient to
79 * clean the whole cache, rather than using the individual
80 * cache line maintainence instructions.
82 #define CACHE_DLIMIT 8192
86 * cpu_arm925_proc_init()
88 ENTRY(cpu_arm925_proc_init)
92 * cpu_arm925_proc_fin()
94 ENTRY(cpu_arm925_proc_fin)
96 mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
98 bl arm925_flush_kern_cache_all
99 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
100 bic r0, r0, #0x1000 @ ...i............
101 bic r0, r0, #0x000e @ ............wca.
102 mcr p15, 0, r0, c1, c0, 0 @ disable caches
106 * cpu_arm925_reset(loc)
108 * Perform a soft reset of the system. Put the CPU into the
109 * same state as it would be if it had been reset, and branch
110 * to what would be the reset vector.
112 * loc: location to jump to for soft reset
115 ENTRY(cpu_arm925_reset)
116 /* Send software reset to MPU and DSP */
118 orr ip, ip, #0x00fe0000
119 orr ip, ip, #0x0000ce00
124 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
125 mcr p15, 0, ip, c7, c10, 4 @ drain WB
127 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
129 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
130 bic ip, ip, #0x000f @ ............wcam
131 bic ip, ip, #0x1100 @ ...i...s........
132 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
136 * cpu_arm925_do_idle()
138 * Called with IRQs disabled
141 ENTRY(cpu_arm925_do_idle)
143 mrc p15, 0, r1, c1, c0, 0 @ Read control register
144 mcr p15, 0, r0, c7, c10, 4 @ Drain write buffer
146 mcr p15, 0, r2, c1, c0, 0 @ Disable I cache
147 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
148 mcr p15, 0, r1, c1, c0, 0 @ Restore ICache enable
152 * flush_user_cache_all()
154 * Clean and invalidate all cache entries in a particular
157 ENTRY(arm925_flush_user_cache_all)
161 * flush_kern_cache_all()
163 * Clean and invalidate the entire cache.
165 ENTRY(arm925_flush_kern_cache_all)
169 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
170 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
172 /* Flush entries in both segments at once, see NOTE1 above */
173 mov r3, #(CACHE_DENTRIES - 1) << 4 @ 256 entries in segment
174 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
176 bcs 2b @ entries 255 to 0
179 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
180 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
184 * flush_user_cache_range(start, end, flags)
186 * Clean and invalidate a range of cache entries in the
187 * specified address range.
189 * - start - start address (inclusive)
190 * - end - end address (exclusive)
191 * - flags - vm_flags describing address space
193 ENTRY(arm925_flush_user_cache_range)
195 sub r3, r1, r0 @ calculate total size
196 cmp r3, #CACHE_DLIMIT
197 bgt __flush_whole_cache
199 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
200 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
201 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
202 add r0, r0, #CACHE_DLINESIZE
203 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
204 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
205 add r0, r0, #CACHE_DLINESIZE
207 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
208 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
209 add r0, r0, #CACHE_DLINESIZE
210 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
211 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
212 add r0, r0, #CACHE_DLINESIZE
217 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
221 * coherent_kern_range(start, end)
223 * Ensure coherency between the Icache and the Dcache in the
224 * region described by start, end. If you have non-snooping
225 * Harvard caches, you need to implement this function.
227 * - start - virtual start address
228 * - end - virtual end address
230 ENTRY(arm925_coherent_kern_range)
234 * coherent_user_range(start, end)
236 * Ensure coherency between the Icache and the Dcache in the
237 * region described by start, end. If you have non-snooping
238 * Harvard caches, you need to implement this function.
240 * - start - virtual start address
241 * - end - virtual end address
243 ENTRY(arm925_coherent_user_range)
244 bic r0, r0, #CACHE_DLINESIZE - 1
245 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
246 mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
247 add r0, r0, #CACHE_DLINESIZE
250 mcr p15, 0, r0, c7, c10, 4 @ drain WB
254 * flush_kern_dcache_page(void *page)
256 * Ensure no D cache aliasing occurs, either with itself or
259 * - addr - page aligned address
261 ENTRY(arm925_flush_kern_dcache_page)
263 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
264 add r0, r0, #CACHE_DLINESIZE
268 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
269 mcr p15, 0, r0, c7, c10, 4 @ drain WB
273 * dma_inv_range(start, end)
275 * Invalidate (discard) the specified virtual address range.
276 * May not write back any entries. If 'start' or 'end'
277 * are not cache line aligned, those lines must be written
280 * - start - virtual start address
281 * - end - virtual end address
285 ENTRY(arm925_dma_inv_range)
286 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
287 tst r0, #CACHE_DLINESIZE - 1
288 mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
289 tst r1, #CACHE_DLINESIZE - 1
290 mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
292 bic r0, r0, #CACHE_DLINESIZE - 1
293 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
294 add r0, r0, #CACHE_DLINESIZE
297 mcr p15, 0, r0, c7, c10, 4 @ drain WB
301 * dma_clean_range(start, end)
303 * Clean the specified virtual address range.
305 * - start - virtual start address
306 * - end - virtual end address
310 ENTRY(arm925_dma_clean_range)
311 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
312 bic r0, r0, #CACHE_DLINESIZE - 1
313 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
314 add r0, r0, #CACHE_DLINESIZE
318 mcr p15, 0, r0, c7, c10, 4 @ drain WB
322 * dma_flush_range(start, end)
324 * Clean and invalidate the specified virtual address range.
326 * - start - virtual start address
327 * - end - virtual end address
329 ENTRY(arm925_dma_flush_range)
330 bic r0, r0, #CACHE_DLINESIZE - 1
332 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
333 mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
335 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
337 add r0, r0, #CACHE_DLINESIZE
340 mcr p15, 0, r0, c7, c10, 4 @ drain WB
343 ENTRY(arm925_cache_fns)
344 .long arm925_flush_kern_cache_all
345 .long arm925_flush_user_cache_all
346 .long arm925_flush_user_cache_range
347 .long arm925_coherent_kern_range
348 .long arm925_coherent_user_range
349 .long arm925_flush_kern_dcache_page
350 .long arm925_dma_inv_range
351 .long arm925_dma_clean_range
352 .long arm925_dma_flush_range
354 ENTRY(cpu_arm925_dcache_clean_area)
355 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
356 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
357 add r0, r0, #CACHE_DLINESIZE
358 subs r1, r1, #CACHE_DLINESIZE
361 mcr p15, 0, r0, c7, c10, 4 @ drain WB
364 /* =============================== PageTable ============================== */
367 * cpu_arm925_switch_mm(pgd)
369 * Set the translation base pointer to be as described by pgd.
371 * pgd: new page tables
374 ENTRY(cpu_arm925_switch_mm)
377 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
378 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
380 /* Flush entries in bothe segments at once, see NOTE1 above */
381 mov r3, #(CACHE_DENTRIES - 1) << 4 @ 256 entries in segment
382 2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
384 bcs 2b @ entries 255 to 0
386 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
387 mcr p15, 0, ip, c7, c10, 4 @ drain WB
388 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
389 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
394 * cpu_arm925_set_pte_ext(ptep, pte, ext)
396 * Set a PTE and flush it out
399 ENTRY(cpu_arm925_set_pte_ext)
401 str r1, [r0], #-2048 @ linux version
403 eor r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY
405 bic r2, r1, #PTE_SMALL_AP_MASK
406 bic r2, r2, #PTE_TYPE_MASK
407 orr r2, r2, #PTE_TYPE_SMALL
409 tst r1, #L_PTE_USER @ User?
410 orrne r2, r2, #PTE_SMALL_AP_URO_SRW
412 tst r1, #L_PTE_WRITE | L_PTE_DIRTY @ Write and Dirty?
413 orreq r2, r2, #PTE_SMALL_AP_UNO_SRW
415 tst r1, #L_PTE_PRESENT | L_PTE_YOUNG @ Present and Young?
418 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
419 eor r3, r2, #0x0a @ C & small page?
423 str r2, [r0] @ hardware version
425 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
426 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
428 mcr p15, 0, r0, c7, c10, 4 @ drain WB
429 #endif /* CONFIG_MMU */
434 .type __arm925_setup, #function
437 #if defined(CONFIG_CPU_ICACHE_STREAMING_DISABLE)
441 /* Transparent on, D-cache clean & flush mode. See NOTE2 above */
442 orr r0,r0,#1 << 1 @ transparent mode on
443 mcr p15, 0, r0, c15, c1, 0 @ write TI config register
446 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
447 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
449 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
452 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
453 mov r0, #4 @ disable write-back on caches explicitly
454 mcr p15, 7, r0, c15, c0, 0
459 mrc p15, 0, r0, c1, c0 @ get control register v4
462 #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
463 orr r0, r0, #0x4000 @ .1.. .... .... ....
466 .size __arm925_setup, . - __arm925_setup
470 * .RVI ZFRS BLDP WCAM
471 * .011 0001 ..11 1101
474 .type arm925_crval, #object
476 crval clear=0x00007f3f, mmuset=0x0000313d, ucset=0x00001130
481 * Purpose : Function pointers used to access above functions - all calls
484 .type arm925_processor_functions, #object
485 arm925_processor_functions:
486 .word v4t_early_abort
487 .word cpu_arm925_proc_init
488 .word cpu_arm925_proc_fin
489 .word cpu_arm925_reset
490 .word cpu_arm925_do_idle
491 .word cpu_arm925_dcache_clean_area
492 .word cpu_arm925_switch_mm
493 .word cpu_arm925_set_pte_ext
494 .size arm925_processor_functions, . - arm925_processor_functions
498 .type cpu_arch_name, #object
501 .size cpu_arch_name, . - cpu_arch_name
503 .type cpu_elf_name, #object
506 .size cpu_elf_name, . - cpu_elf_name
508 .type cpu_arm925_name, #object
511 .size cpu_arm925_name, . - cpu_arm925_name
515 .section ".proc.info.init", #alloc, #execinstr
517 .type __arm925_proc_info,#object
521 .long PMD_TYPE_SECT | \
523 PMD_SECT_AP_WRITE | \
525 .long PMD_TYPE_SECT | \
527 PMD_SECT_AP_WRITE | \
532 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
533 .long cpu_arm925_name
534 .long arm925_processor_functions
537 .long arm925_cache_fns
538 .size __arm925_proc_info, . - __arm925_proc_info
540 .type __arm915_proc_info,#object
544 .long PMD_TYPE_SECT | \
546 PMD_SECT_AP_WRITE | \
548 .long PMD_TYPE_SECT | \
550 PMD_SECT_AP_WRITE | \
555 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
556 .long cpu_arm925_name
557 .long arm925_processor_functions
560 .long arm925_cache_fns
561 .size __arm925_proc_info, . - __arm925_proc_info