3 * Copyright (C) 2005 Embedded Alley Solutions, Inc
6 * Per Hallsmark, per.hallsmark@mvista.com
7 * Copyright (C) 2000, 2001 MIPS Technologies, Inc.
8 * Copyright (C) 2001 Ralf Baechle
10 * Cleaned up and bug fixing: Pete Popov, ppopov@embeddedalley.com
12 * This program is free software; you can distribute it and/or modify it
13 * under the terms of the GNU General Public License (Version 2) as
14 * published by the Free Software Foundation.
16 * This program is distributed in the hope it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
26 #include <linux/compiler.h>
27 #include <linux/init.h>
28 #include <linux/irq.h>
29 #include <linux/sched.h>
30 #include <linux/slab.h>
31 #include <linux/interrupt.h>
32 #include <linux/kernel_stat.h>
33 #include <linux/random.h>
34 #include <linux/module.h>
40 /* default prio for interrupts */
41 /* first one is a no-no so therefore always prio 0 (disabled) */
42 static char gic_prio[PNX8550_INT_GIC_TOTINT] = {
43 0, 1, 1, 1, 1, 15, 1, 1, 1, 1, // 0 - 9
44 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 10 - 19
45 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 20 - 29
46 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 30 - 39
47 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 40 - 49
48 1, 1, 1, 1, 1, 1, 1, 1, 2, 1, // 50 - 59
49 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 60 - 69
53 static void hw0_irqdispatch(int irq)
55 /* find out which interrupt */
56 irq = PNX8550_GIC_VECTOR_0 >> 3;
59 printk("hw0_irqdispatch: irq 0, spurious interrupt?\n");
62 do_IRQ(PNX8550_INT_GIC_MIN + irq);
66 static void timer_irqdispatch(int irq)
68 irq = (0x01c0 & read_c0_config7()) >> 6;
70 if (unlikely(irq == 0)) {
71 printk("timer_irqdispatch: irq 0, spurious interrupt?\n");
76 do_IRQ(PNX8550_INT_TIMER1);
78 do_IRQ(PNX8550_INT_TIMER2);
80 do_IRQ(PNX8550_INT_TIMER3);
83 asmlinkage void plat_irq_dispatch(void)
85 unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
87 if (pending & STATUSF_IP2)
89 else if (pending & STATUSF_IP7) {
90 if (read_c0_config7() & 0x01c0)
96 static inline void modify_cp0_intmask(unsigned clr_mask, unsigned set_mask)
98 unsigned long status = read_c0_status();
100 status &= ~((clr_mask & 0xFF) << 8);
101 status |= (set_mask & 0xFF) << 8;
103 write_c0_status(status);
106 static inline void mask_gic_int(unsigned int irq_nr)
108 /* interrupt disabled, bit 26(WE_ENABLE)=1 and bit 16(enable)=0 */
109 PNX8550_GIC_REQ(irq_nr) = 1<<28; /* set priority to 0 */
112 static inline void unmask_gic_int(unsigned int irq_nr)
114 /* set prio mask to lower four bits and enable interrupt */
115 PNX8550_GIC_REQ(irq_nr) = (1<<26 | 1<<16) | (1<<28) | gic_prio[irq_nr];
118 static inline void mask_irq(unsigned int irq_nr)
120 if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
121 modify_cp0_intmask(1 << irq_nr, 0);
122 } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
123 (irq_nr <= PNX8550_INT_GIC_MAX)) {
124 mask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
125 } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
126 (irq_nr <= PNX8550_INT_TIMER_MAX)) {
127 modify_cp0_intmask(1 << 7, 0);
129 printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
133 static inline void unmask_irq(unsigned int irq_nr)
135 if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
136 modify_cp0_intmask(0, 1 << irq_nr);
137 } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
138 (irq_nr <= PNX8550_INT_GIC_MAX)) {
139 unmask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
140 } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
141 (irq_nr <= PNX8550_INT_TIMER_MAX)) {
142 modify_cp0_intmask(0, 1 << 7);
144 printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
148 int pnx8550_set_gic_priority(int irq, int priority)
150 int gic_irq = irq-PNX8550_INT_GIC_MIN;
151 int prev_priority = PNX8550_GIC_REQ(gic_irq) & 0xf;
153 gic_prio[gic_irq] = priority;
154 PNX8550_GIC_REQ(gic_irq) |= (0x10000000 | gic_prio[gic_irq]);
156 return prev_priority;
159 static struct irq_chip level_irq_type = {
160 .name = "PNX Level IRQ",
163 .mask_ack = mask_irq,
164 .unmask = unmask_irq,
167 static struct irqaction gic_action = {
168 .handler = no_action,
169 .flags = IRQF_DISABLED,
173 static struct irqaction timer_action = {
174 .handler = no_action,
175 .flags = IRQF_DISABLED,
179 void __init arch_init_irq(void)
184 for (i = 0; i < PNX8550_INT_CP0_TOTINT; i++) {
185 set_irq_chip_and_handler(i, &level_irq_type, handle_level_irq);
186 mask_irq(i); /* mask the irq just in case */
189 /* init of GIC/IPC interrupts */
190 /* should be done before cp0 since cp0 init enables the GIC int */
191 for (i = PNX8550_INT_GIC_MIN; i <= PNX8550_INT_GIC_MAX; i++) {
192 int gic_int_line = i - PNX8550_INT_GIC_MIN;
193 if (gic_int_line == 0 )
194 continue; // don't fiddle with int 0
196 * enable change of TARGET, ENABLE and ACTIVE_LOW bits
197 * set TARGET 0 to route through hw0 interrupt
198 * set ACTIVE_LOW 0 active high (correct?)
200 * We really should setup an interrupt description table
202 * Note, PCI INTA is active low on the bus, but inverted
203 * in the GIC, so to us it's active high.
205 PNX8550_GIC_REQ(i - PNX8550_INT_GIC_MIN) = 0x1E000000;
207 /* mask/priority is still 0 so we will not get any
208 * interrupts until it is unmasked */
210 set_irq_chip_and_handler(i, &level_irq_type, handle_level_irq);
213 /* Priority level 0 */
214 PNX8550_GIC_PRIMASK_0 = PNX8550_GIC_PRIMASK_1 = 0;
216 /* Set int vector table address */
217 PNX8550_GIC_VECTOR_0 = PNX8550_GIC_VECTOR_1 = 0;
219 set_irq_chip_and_handler(MIPS_CPU_GIC_IRQ, &level_irq_type,
221 setup_irq(MIPS_CPU_GIC_IRQ, &gic_action);
223 /* init of Timer interrupts */
224 for (i = PNX8550_INT_TIMER_MIN; i <= PNX8550_INT_TIMER_MAX; i++)
225 set_irq_chip_and_handler(i, &level_irq_type, handle_level_irq);
228 configPR = read_c0_config7();
229 configPR |= 0x00000038;
230 write_c0_config7(configPR);
232 set_irq_chip_and_handler(MIPS_CPU_TIMER_IRQ, &level_irq_type,
234 setup_irq(MIPS_CPU_TIMER_IRQ, &timer_action);
237 EXPORT_SYMBOL(pnx8550_set_gic_priority);