2 * Copyright (c) 2006, 2007, 2008 QLogic Corporation. All rights reserved.
3 * Copyright (c) 2005, 2006 PathScale, Inc. All rights reserved.
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 #include <rdma/ib_mad.h>
35 #include <rdma/ib_user_verbs.h>
37 #include <linux/utsname.h>
39 #include "ipath_kernel.h"
40 #include "ipath_verbs.h"
41 #include "ipath_common.h"
43 static unsigned int ib_ipath_qp_table_size = 251;
44 module_param_named(qp_table_size, ib_ipath_qp_table_size, uint, S_IRUGO);
45 MODULE_PARM_DESC(qp_table_size, "QP table size");
47 unsigned int ib_ipath_lkey_table_size = 12;
48 module_param_named(lkey_table_size, ib_ipath_lkey_table_size, uint,
50 MODULE_PARM_DESC(lkey_table_size,
51 "LKEY table size in bits (2^n, 1 <= n <= 23)");
53 static unsigned int ib_ipath_max_pds = 0xFFFF;
54 module_param_named(max_pds, ib_ipath_max_pds, uint, S_IWUSR | S_IRUGO);
55 MODULE_PARM_DESC(max_pds,
56 "Maximum number of protection domains to support");
58 static unsigned int ib_ipath_max_ahs = 0xFFFF;
59 module_param_named(max_ahs, ib_ipath_max_ahs, uint, S_IWUSR | S_IRUGO);
60 MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
62 unsigned int ib_ipath_max_cqes = 0x2FFFF;
63 module_param_named(max_cqes, ib_ipath_max_cqes, uint, S_IWUSR | S_IRUGO);
64 MODULE_PARM_DESC(max_cqes,
65 "Maximum number of completion queue entries to support");
67 unsigned int ib_ipath_max_cqs = 0x1FFFF;
68 module_param_named(max_cqs, ib_ipath_max_cqs, uint, S_IWUSR | S_IRUGO);
69 MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
71 unsigned int ib_ipath_max_qp_wrs = 0x3FFF;
72 module_param_named(max_qp_wrs, ib_ipath_max_qp_wrs, uint,
74 MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
76 unsigned int ib_ipath_max_qps = 16384;
77 module_param_named(max_qps, ib_ipath_max_qps, uint, S_IWUSR | S_IRUGO);
78 MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
80 unsigned int ib_ipath_max_sges = 0x60;
81 module_param_named(max_sges, ib_ipath_max_sges, uint, S_IWUSR | S_IRUGO);
82 MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
84 unsigned int ib_ipath_max_mcast_grps = 16384;
85 module_param_named(max_mcast_grps, ib_ipath_max_mcast_grps, uint,
87 MODULE_PARM_DESC(max_mcast_grps,
88 "Maximum number of multicast groups to support");
90 unsigned int ib_ipath_max_mcast_qp_attached = 16;
91 module_param_named(max_mcast_qp_attached, ib_ipath_max_mcast_qp_attached,
92 uint, S_IWUSR | S_IRUGO);
93 MODULE_PARM_DESC(max_mcast_qp_attached,
94 "Maximum number of attached QPs to support");
96 unsigned int ib_ipath_max_srqs = 1024;
97 module_param_named(max_srqs, ib_ipath_max_srqs, uint, S_IWUSR | S_IRUGO);
98 MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
100 unsigned int ib_ipath_max_srq_sges = 128;
101 module_param_named(max_srq_sges, ib_ipath_max_srq_sges,
102 uint, S_IWUSR | S_IRUGO);
103 MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
105 unsigned int ib_ipath_max_srq_wrs = 0x1FFFF;
106 module_param_named(max_srq_wrs, ib_ipath_max_srq_wrs,
107 uint, S_IWUSR | S_IRUGO);
108 MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
110 static unsigned int ib_ipath_disable_sma;
111 module_param_named(disable_sma, ib_ipath_disable_sma, uint, S_IWUSR | S_IRUGO);
112 MODULE_PARM_DESC(ib_ipath_disable_sma, "Disable the SMA");
114 const int ib_ipath_state_ops[IB_QPS_ERR + 1] = {
116 [IB_QPS_INIT] = IPATH_POST_RECV_OK,
117 [IB_QPS_RTR] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK,
118 [IB_QPS_RTS] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK |
119 IPATH_POST_SEND_OK | IPATH_PROCESS_SEND_OK,
120 [IB_QPS_SQD] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK |
122 [IB_QPS_SQE] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK,
126 struct ipath_ucontext {
127 struct ib_ucontext ibucontext;
130 static inline struct ipath_ucontext *to_iucontext(struct ib_ucontext
133 return container_of(ibucontext, struct ipath_ucontext, ibucontext);
137 * Translate ib_wr_opcode into ib_wc_opcode.
139 const enum ib_wc_opcode ib_ipath_wc_opcode[] = {
140 [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
141 [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
142 [IB_WR_SEND] = IB_WC_SEND,
143 [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
144 [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
145 [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
146 [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD
152 static __be64 sys_image_guid;
155 * ipath_copy_sge - copy data to SGE memory
157 * @data: the data to copy
158 * @length: the length of the data
160 void ipath_copy_sge(struct ipath_sge_state *ss, void *data, u32 length)
162 struct ipath_sge *sge = &ss->sge;
165 u32 len = sge->length;
169 if (len > sge->sge_length)
170 len = sge->sge_length;
172 memcpy(sge->vaddr, data, len);
175 sge->sge_length -= len;
176 if (sge->sge_length == 0) {
178 *sge = *ss->sg_list++;
179 } else if (sge->length == 0 && sge->mr != NULL) {
180 if (++sge->n >= IPATH_SEGSZ) {
181 if (++sge->m >= sge->mr->mapsz)
186 sge->mr->map[sge->m]->segs[sge->n].vaddr;
188 sge->mr->map[sge->m]->segs[sge->n].length;
196 * ipath_skip_sge - skip over SGE memory - XXX almost dup of prev func
198 * @length: the number of bytes to skip
200 void ipath_skip_sge(struct ipath_sge_state *ss, u32 length)
202 struct ipath_sge *sge = &ss->sge;
205 u32 len = sge->length;
209 if (len > sge->sge_length)
210 len = sge->sge_length;
214 sge->sge_length -= len;
215 if (sge->sge_length == 0) {
217 *sge = *ss->sg_list++;
218 } else if (sge->length == 0 && sge->mr != NULL) {
219 if (++sge->n >= IPATH_SEGSZ) {
220 if (++sge->m >= sge->mr->mapsz)
225 sge->mr->map[sge->m]->segs[sge->n].vaddr;
227 sge->mr->map[sge->m]->segs[sge->n].length;
233 static void ipath_flush_wqe(struct ipath_qp *qp, struct ib_send_wr *wr)
237 memset(&wc, 0, sizeof(wc));
238 wc.wr_id = wr->wr_id;
239 wc.status = IB_WC_WR_FLUSH_ERR;
240 wc.opcode = ib_ipath_wc_opcode[wr->opcode];
242 ipath_cq_enter(to_icq(qp->ibqp.send_cq), &wc, 1);
246 * Count the number of DMA descriptors needed to send length bytes of data.
247 * Don't modify the ipath_sge_state to get the count.
248 * Return zero if any of the segments is not aligned.
250 static u32 ipath_count_sge(struct ipath_sge_state *ss, u32 length)
252 struct ipath_sge *sg_list = ss->sg_list;
253 struct ipath_sge sge = ss->sge;
254 u8 num_sge = ss->num_sge;
255 u32 ndesc = 1; /* count the header */
258 u32 len = sge.length;
262 if (len > sge.sge_length)
263 len = sge.sge_length;
265 if (((long) sge.vaddr & (sizeof(u32) - 1)) ||
266 (len != length && (len & (sizeof(u32) - 1)))) {
273 sge.sge_length -= len;
274 if (sge.sge_length == 0) {
277 } else if (sge.length == 0 && sge.mr != NULL) {
278 if (++sge.n >= IPATH_SEGSZ) {
279 if (++sge.m >= sge.mr->mapsz)
284 sge.mr->map[sge.m]->segs[sge.n].vaddr;
286 sge.mr->map[sge.m]->segs[sge.n].length;
294 * Copy from the SGEs to the data buffer.
296 static void ipath_copy_from_sge(void *data, struct ipath_sge_state *ss,
299 struct ipath_sge *sge = &ss->sge;
302 u32 len = sge->length;
306 if (len > sge->sge_length)
307 len = sge->sge_length;
309 memcpy(data, sge->vaddr, len);
312 sge->sge_length -= len;
313 if (sge->sge_length == 0) {
315 *sge = *ss->sg_list++;
316 } else if (sge->length == 0 && sge->mr != NULL) {
317 if (++sge->n >= IPATH_SEGSZ) {
318 if (++sge->m >= sge->mr->mapsz)
323 sge->mr->map[sge->m]->segs[sge->n].vaddr;
325 sge->mr->map[sge->m]->segs[sge->n].length;
333 * ipath_post_one_send - post one RC, UC, or UD send work request
334 * @qp: the QP to post on
335 * @wr: the work request to send
337 static int ipath_post_one_send(struct ipath_qp *qp, struct ib_send_wr *wr)
339 struct ipath_swqe *wqe;
347 spin_lock_irqsave(&qp->s_lock, flags);
349 /* Check that state is OK to post send. */
350 if (unlikely(!(ib_ipath_state_ops[qp->state] & IPATH_POST_SEND_OK))) {
351 if (qp->state != IB_QPS_SQE && qp->state != IB_QPS_ERR)
353 /* C10-96 says generate a flushed completion entry. */
354 ipath_flush_wqe(qp, wr);
359 /* IB spec says that num_sge == 0 is OK. */
360 if (wr->num_sge > qp->s_max_sge)
364 * Don't allow RDMA reads or atomic operations on UC or
365 * undefined operations.
366 * Make sure buffer is large enough to hold the result for atomics.
368 if (qp->ibqp.qp_type == IB_QPT_UC) {
369 if ((unsigned) wr->opcode >= IB_WR_RDMA_READ)
371 } else if (qp->ibqp.qp_type == IB_QPT_UD) {
372 /* Check UD opcode */
373 if (wr->opcode != IB_WR_SEND &&
374 wr->opcode != IB_WR_SEND_WITH_IMM)
376 /* Check UD destination address PD */
377 if (qp->ibqp.pd != wr->wr.ud.ah->pd)
379 } else if ((unsigned) wr->opcode > IB_WR_ATOMIC_FETCH_AND_ADD)
381 else if (wr->opcode >= IB_WR_ATOMIC_CMP_AND_SWP &&
383 wr->sg_list[0].length < sizeof(u64) ||
384 wr->sg_list[0].addr & (sizeof(u64) - 1)))
386 else if (wr->opcode >= IB_WR_RDMA_READ && !qp->s_max_rd_atomic)
389 next = qp->s_head + 1;
390 if (next >= qp->s_size)
392 if (next == qp->s_last) {
397 wqe = get_swqe_ptr(qp, qp->s_head);
399 wqe->ssn = qp->s_ssn++;
402 acc = wr->opcode >= IB_WR_RDMA_READ ?
403 IB_ACCESS_LOCAL_WRITE : 0;
404 for (i = 0, j = 0; i < wr->num_sge; i++) {
405 u32 length = wr->sg_list[i].length;
410 ok = ipath_lkey_ok(qp, &wqe->sg_list[j],
411 &wr->sg_list[i], acc);
414 wqe->length += length;
419 if (qp->ibqp.qp_type == IB_QPT_UC ||
420 qp->ibqp.qp_type == IB_QPT_RC) {
421 if (wqe->length > 0x80000000U)
423 } else if (wqe->length > to_idev(qp->ibqp.device)->dd->ipath_ibmtu)
433 spin_unlock_irqrestore(&qp->s_lock, flags);
438 * ipath_post_send - post a send on a QP
439 * @ibqp: the QP to post the send on
440 * @wr: the list of work requests to post
441 * @bad_wr: the first bad WR is put here
443 * This may be called from interrupt context.
445 static int ipath_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
446 struct ib_send_wr **bad_wr)
448 struct ipath_qp *qp = to_iqp(ibqp);
451 for (; wr; wr = wr->next) {
452 err = ipath_post_one_send(qp, wr);
459 /* Try to do the send work in the caller's context. */
460 ipath_do_send((unsigned long) qp);
467 * ipath_post_receive - post a receive on a QP
468 * @ibqp: the QP to post the receive on
469 * @wr: the WR to post
470 * @bad_wr: the first bad WR is put here
472 * This may be called from interrupt context.
474 static int ipath_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
475 struct ib_recv_wr **bad_wr)
477 struct ipath_qp *qp = to_iqp(ibqp);
478 struct ipath_rwq *wq = qp->r_rq.wq;
482 /* Check that state is OK to post receive. */
483 if (!(ib_ipath_state_ops[qp->state] & IPATH_POST_RECV_OK) || !wq) {
489 for (; wr; wr = wr->next) {
490 struct ipath_rwqe *wqe;
494 if ((unsigned) wr->num_sge > qp->r_rq.max_sge) {
500 spin_lock_irqsave(&qp->r_rq.lock, flags);
502 if (next >= qp->r_rq.size)
504 if (next == wq->tail) {
505 spin_unlock_irqrestore(&qp->r_rq.lock, flags);
511 wqe = get_rwqe_ptr(&qp->r_rq, wq->head);
512 wqe->wr_id = wr->wr_id;
513 wqe->num_sge = wr->num_sge;
514 for (i = 0; i < wr->num_sge; i++)
515 wqe->sg_list[i] = wr->sg_list[i];
516 /* Make sure queue entry is written before the head index. */
519 spin_unlock_irqrestore(&qp->r_rq.lock, flags);
528 * ipath_qp_rcv - processing an incoming packet on a QP
529 * @dev: the device the packet came on
530 * @hdr: the packet header
531 * @has_grh: true if the packet has a GRH
532 * @data: the packet data
533 * @tlen: the packet length
534 * @qp: the QP the packet came on
536 * This is called from ipath_ib_rcv() to process an incoming packet
538 * Called at interrupt level.
540 static void ipath_qp_rcv(struct ipath_ibdev *dev,
541 struct ipath_ib_header *hdr, int has_grh,
542 void *data, u32 tlen, struct ipath_qp *qp)
544 /* Check for valid receive state. */
545 if (!(ib_ipath_state_ops[qp->state] & IPATH_PROCESS_RECV_OK)) {
550 switch (qp->ibqp.qp_type) {
553 if (ib_ipath_disable_sma)
557 ipath_ud_rcv(dev, hdr, has_grh, data, tlen, qp);
561 ipath_rc_rcv(dev, hdr, has_grh, data, tlen, qp);
565 ipath_uc_rcv(dev, hdr, has_grh, data, tlen, qp);
574 * ipath_ib_rcv - process an incoming packet
575 * @arg: the device pointer
576 * @rhdr: the header of the packet
577 * @data: the packet data
578 * @tlen: the packet length
580 * This is called from ipath_kreceive() to process an incoming packet at
581 * interrupt level. Tlen is the length of the header + data + CRC in bytes.
583 void ipath_ib_rcv(struct ipath_ibdev *dev, void *rhdr, void *data,
586 struct ipath_ib_header *hdr = rhdr;
587 struct ipath_other_headers *ohdr;
594 if (unlikely(dev == NULL))
597 if (unlikely(tlen < 24)) { /* LRH+BTH+CRC */
602 /* Check for a valid destination LID (see ch. 7.11.1). */
603 lid = be16_to_cpu(hdr->lrh[1]);
604 if (lid < IPATH_MULTICAST_LID_BASE) {
605 lid &= ~((1 << dev->dd->ipath_lmc) - 1);
606 if (unlikely(lid != dev->dd->ipath_lid)) {
613 lnh = be16_to_cpu(hdr->lrh[0]) & 3;
614 if (lnh == IPATH_LRH_BTH)
616 else if (lnh == IPATH_LRH_GRH)
617 ohdr = &hdr->u.l.oth;
623 opcode = be32_to_cpu(ohdr->bth[0]) >> 24;
624 dev->opstats[opcode].n_bytes += tlen;
625 dev->opstats[opcode].n_packets++;
627 /* Get the destination QP number. */
628 qp_num = be32_to_cpu(ohdr->bth[1]) & IPATH_QPN_MASK;
629 if (qp_num == IPATH_MULTICAST_QPN) {
630 struct ipath_mcast *mcast;
631 struct ipath_mcast_qp *p;
633 if (lnh != IPATH_LRH_GRH) {
637 mcast = ipath_mcast_find(&hdr->u.l.grh.dgid);
642 dev->n_multicast_rcv++;
643 list_for_each_entry_rcu(p, &mcast->qp_list, list)
644 ipath_qp_rcv(dev, hdr, 1, data, tlen, p->qp);
646 * Notify ipath_multicast_detach() if it is waiting for us
649 if (atomic_dec_return(&mcast->refcount) <= 1)
650 wake_up(&mcast->wait);
652 qp = ipath_lookup_qpn(&dev->qp_table, qp_num);
654 dev->n_unicast_rcv++;
655 ipath_qp_rcv(dev, hdr, lnh == IPATH_LRH_GRH, data,
658 * Notify ipath_destroy_qp() if it is waiting
661 if (atomic_dec_and_test(&qp->refcount))
671 * ipath_ib_timer - verbs timer
672 * @arg: the device pointer
674 * This is called from ipath_do_rcv_timer() at interrupt level to check for
675 * QPs which need retransmits and to collect performance numbers.
677 static void ipath_ib_timer(struct ipath_ibdev *dev)
679 struct ipath_qp *resend = NULL;
680 struct list_head *last;
687 spin_lock_irqsave(&dev->pending_lock, flags);
688 /* Start filling the next pending queue. */
689 if (++dev->pending_index >= ARRAY_SIZE(dev->pending))
690 dev->pending_index = 0;
691 /* Save any requests still in the new queue, they have timed out. */
692 last = &dev->pending[dev->pending_index];
693 while (!list_empty(last)) {
694 qp = list_entry(last->next, struct ipath_qp, timerwait);
695 list_del_init(&qp->timerwait);
696 qp->timer_next = resend;
698 atomic_inc(&qp->refcount);
700 last = &dev->rnrwait;
701 if (!list_empty(last)) {
702 qp = list_entry(last->next, struct ipath_qp, timerwait);
703 if (--qp->s_rnr_timeout == 0) {
705 list_del_init(&qp->timerwait);
706 tasklet_hi_schedule(&qp->s_task);
707 if (list_empty(last))
709 qp = list_entry(last->next, struct ipath_qp,
711 } while (qp->s_rnr_timeout == 0);
715 * We should only be in the started state if pma_sample_start != 0
717 if (dev->pma_sample_status == IB_PMA_SAMPLE_STATUS_STARTED &&
718 --dev->pma_sample_start == 0) {
719 dev->pma_sample_status = IB_PMA_SAMPLE_STATUS_RUNNING;
720 ipath_snapshot_counters(dev->dd, &dev->ipath_sword,
724 &dev->ipath_xmit_wait);
726 if (dev->pma_sample_status == IB_PMA_SAMPLE_STATUS_RUNNING) {
727 if (dev->pma_sample_interval == 0) {
728 u64 ta, tb, tc, td, te;
730 dev->pma_sample_status = IB_PMA_SAMPLE_STATUS_DONE;
731 ipath_snapshot_counters(dev->dd, &ta, &tb,
734 dev->ipath_sword = ta - dev->ipath_sword;
735 dev->ipath_rword = tb - dev->ipath_rword;
736 dev->ipath_spkts = tc - dev->ipath_spkts;
737 dev->ipath_rpkts = td - dev->ipath_rpkts;
738 dev->ipath_xmit_wait = te - dev->ipath_xmit_wait;
741 dev->pma_sample_interval--;
743 spin_unlock_irqrestore(&dev->pending_lock, flags);
745 /* XXX What if timer fires again while this is running? */
746 for (qp = resend; qp != NULL; qp = qp->timer_next) {
749 spin_lock_irqsave(&qp->s_lock, flags);
750 if (qp->s_last != qp->s_tail && qp->state == IB_QPS_RTS) {
752 ipath_restart_rc(qp, qp->s_last_psn + 1, &wc);
754 spin_unlock_irqrestore(&qp->s_lock, flags);
756 /* Notify ipath_destroy_qp() if it is waiting. */
757 if (atomic_dec_and_test(&qp->refcount))
762 static void update_sge(struct ipath_sge_state *ss, u32 length)
764 struct ipath_sge *sge = &ss->sge;
766 sge->vaddr += length;
767 sge->length -= length;
768 sge->sge_length -= length;
769 if (sge->sge_length == 0) {
771 *sge = *ss->sg_list++;
772 } else if (sge->length == 0 && sge->mr != NULL) {
773 if (++sge->n >= IPATH_SEGSZ) {
774 if (++sge->m >= sge->mr->mapsz)
778 sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr;
779 sge->length = sge->mr->map[sge->m]->segs[sge->n].length;
783 #ifdef __LITTLE_ENDIAN
784 static inline u32 get_upper_bits(u32 data, u32 shift)
786 return data >> shift;
789 static inline u32 set_upper_bits(u32 data, u32 shift)
791 return data << shift;
794 static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
796 data <<= ((sizeof(u32) - n) * BITS_PER_BYTE);
797 data >>= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
801 static inline u32 get_upper_bits(u32 data, u32 shift)
803 return data << shift;
806 static inline u32 set_upper_bits(u32 data, u32 shift)
808 return data >> shift;
811 static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
813 data >>= ((sizeof(u32) - n) * BITS_PER_BYTE);
814 data <<= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
819 static void copy_io(u32 __iomem *piobuf, struct ipath_sge_state *ss,
820 u32 length, unsigned flush_wc)
827 u32 len = ss->sge.length;
832 if (len > ss->sge.sge_length)
833 len = ss->sge.sge_length;
835 /* If the source address is not aligned, try to align it. */
836 off = (unsigned long)ss->sge.vaddr & (sizeof(u32) - 1);
838 u32 *addr = (u32 *)((unsigned long)ss->sge.vaddr &
840 u32 v = get_upper_bits(*addr, off * BITS_PER_BYTE);
843 y = sizeof(u32) - off;
846 if (len + extra >= sizeof(u32)) {
847 data |= set_upper_bits(v, extra *
849 len = sizeof(u32) - extra;
854 __raw_writel(data, piobuf);
859 /* Clear unused upper bytes */
860 data |= clear_upper_bytes(v, len, extra);
868 /* Source address is aligned. */
869 u32 *addr = (u32 *) ss->sge.vaddr;
870 int shift = extra * BITS_PER_BYTE;
871 int ushift = 32 - shift;
874 while (l >= sizeof(u32)) {
877 data |= set_upper_bits(v, shift);
878 __raw_writel(data, piobuf);
879 data = get_upper_bits(v, ushift);
885 * We still have 'extra' number of bytes leftover.
890 if (l + extra >= sizeof(u32)) {
891 data |= set_upper_bits(v, shift);
892 len -= l + extra - sizeof(u32);
897 __raw_writel(data, piobuf);
902 /* Clear unused upper bytes */
903 data |= clear_upper_bytes(v, l,
911 } else if (len == length) {
915 } else if (len == length) {
919 * Need to round up for the last dword in the
923 __iowrite32_copy(piobuf, ss->sge.vaddr, w - 1);
925 last = ((u32 *) ss->sge.vaddr)[w - 1];
930 __iowrite32_copy(piobuf, ss->sge.vaddr, w);
933 extra = len & (sizeof(u32) - 1);
935 u32 v = ((u32 *) ss->sge.vaddr)[w];
937 /* Clear unused upper bytes */
938 data = clear_upper_bytes(v, extra, 0);
944 /* Update address before sending packet. */
945 update_sge(ss, length);
947 /* must flush early everything before trigger word */
949 __raw_writel(last, piobuf);
950 /* be sure trigger word is written */
953 __raw_writel(last, piobuf);
957 * Convert IB rate to delay multiplier.
959 unsigned ipath_ib_rate_to_mult(enum ib_rate rate)
962 case IB_RATE_2_5_GBPS: return 8;
963 case IB_RATE_5_GBPS: return 4;
964 case IB_RATE_10_GBPS: return 2;
965 case IB_RATE_20_GBPS: return 1;
971 * Convert delay multiplier to IB rate
973 static enum ib_rate ipath_mult_to_ib_rate(unsigned mult)
976 case 8: return IB_RATE_2_5_GBPS;
977 case 4: return IB_RATE_5_GBPS;
978 case 2: return IB_RATE_10_GBPS;
979 case 1: return IB_RATE_20_GBPS;
980 default: return IB_RATE_PORT_CURRENT;
984 static inline struct ipath_verbs_txreq *get_txreq(struct ipath_ibdev *dev)
986 struct ipath_verbs_txreq *tx = NULL;
989 spin_lock_irqsave(&dev->pending_lock, flags);
990 if (!list_empty(&dev->txreq_free)) {
991 struct list_head *l = dev->txreq_free.next;
994 tx = list_entry(l, struct ipath_verbs_txreq, txreq.list);
996 spin_unlock_irqrestore(&dev->pending_lock, flags);
1000 static inline void put_txreq(struct ipath_ibdev *dev,
1001 struct ipath_verbs_txreq *tx)
1003 unsigned long flags;
1005 spin_lock_irqsave(&dev->pending_lock, flags);
1006 list_add(&tx->txreq.list, &dev->txreq_free);
1007 spin_unlock_irqrestore(&dev->pending_lock, flags);
1010 static void sdma_complete(void *cookie, int status)
1012 struct ipath_verbs_txreq *tx = cookie;
1013 struct ipath_qp *qp = tx->qp;
1014 struct ipath_ibdev *dev = to_idev(qp->ibqp.device);
1016 /* Generate a completion queue entry if needed */
1017 if (qp->ibqp.qp_type != IB_QPT_RC && tx->wqe) {
1018 enum ib_wc_status ibs = status == IPATH_SDMA_TXREQ_S_OK ?
1019 IB_WC_SUCCESS : IB_WC_WR_FLUSH_ERR;
1021 ipath_send_complete(qp, tx->wqe, ibs);
1024 if (tx->txreq.flags & IPATH_SDMA_TXREQ_F_FREEBUF)
1025 kfree(tx->txreq.map_addr);
1028 if (atomic_dec_and_test(&qp->refcount))
1033 * Compute the number of clock cycles of delay before sending the next packet.
1034 * The multipliers reflect the number of clocks for the fastest rate so
1035 * one tick at 4xDDR is 8 ticks at 1xSDR.
1036 * If the destination port will take longer to receive a packet than
1037 * the outgoing link can send it, we need to delay sending the next packet
1038 * by the difference in time it takes the receiver to receive and the sender
1039 * to send this packet.
1040 * Note that this delay is always correct for UC and RC but not always
1041 * optimal for UD. For UD, the destination HCA can be different for each
1042 * packet, in which case, we could send packets to a different destination
1043 * while "waiting" for the delay. The overhead for doing this without
1044 * HW support is more than just paying the cost of delaying some packets
1047 static inline unsigned ipath_pkt_delay(u32 plen, u8 snd_mult, u8 rcv_mult)
1049 return (rcv_mult > snd_mult) ?
1050 (plen * (rcv_mult - snd_mult) + 1) >> 1 : 0;
1053 static int ipath_verbs_send_dma(struct ipath_qp *qp,
1054 struct ipath_ib_header *hdr, u32 hdrwords,
1055 struct ipath_sge_state *ss, u32 len,
1056 u32 plen, u32 dwords)
1058 struct ipath_ibdev *dev = to_idev(qp->ibqp.device);
1059 struct ipath_devdata *dd = dev->dd;
1060 struct ipath_verbs_txreq *tx;
1069 /* resend previously constructed packet */
1070 ret = ipath_sdma_verbs_send(dd, tx->ss, tx->len, tx);
1076 tx = get_txreq(dev);
1083 * Get the saved delay count we computed for the previous packet
1084 * and save the delay count for this packet to be used next time
1087 control = qp->s_pkt_delay;
1088 qp->s_pkt_delay = ipath_pkt_delay(plen, dd->delay_mult, qp->s_dmult);
1091 atomic_inc(&qp->refcount);
1092 tx->wqe = qp->s_wqe;
1093 tx->txreq.callback = sdma_complete;
1094 tx->txreq.callback_cookie = tx;
1095 tx->txreq.flags = IPATH_SDMA_TXREQ_F_HEADTOHOST |
1096 IPATH_SDMA_TXREQ_F_INTREQ | IPATH_SDMA_TXREQ_F_FREEDESC;
1097 if (plen + 1 >= IPATH_SMALLBUF_DWORDS)
1098 tx->txreq.flags |= IPATH_SDMA_TXREQ_F_USELARGEBUF;
1100 /* VL15 packets bypass credit check */
1101 if ((be16_to_cpu(hdr->lrh[0]) >> 12) == 15) {
1102 control |= 1ULL << 31;
1103 tx->txreq.flags |= IPATH_SDMA_TXREQ_F_VL15;
1108 * Don't try to DMA if it takes more descriptors than
1111 ndesc = ipath_count_sge(ss, len);
1112 if (ndesc >= dd->ipath_sdma_descq_cnt)
1117 tx->hdr.pbc[0] = cpu_to_le32(plen);
1118 tx->hdr.pbc[1] = cpu_to_le32(control);
1119 memcpy(&tx->hdr.hdr, hdr, hdrwords << 2);
1120 tx->txreq.sg_count = ndesc;
1121 tx->map_len = (hdrwords + 2) << 2;
1122 tx->txreq.map_addr = &tx->hdr;
1123 ret = ipath_sdma_verbs_send(dd, ss, dwords, tx);
1125 /* save ss and length in dwords */
1133 /* Allocate a buffer and copy the header and payload to it. */
1134 tx->map_len = (plen + 1) << 2;
1135 piobuf = kmalloc(tx->map_len, GFP_ATOMIC);
1136 if (unlikely(piobuf == NULL)) {
1140 tx->txreq.map_addr = piobuf;
1141 tx->txreq.flags |= IPATH_SDMA_TXREQ_F_FREEBUF;
1142 tx->txreq.sg_count = 1;
1144 *piobuf++ = (__force u32) cpu_to_le32(plen);
1145 *piobuf++ = (__force u32) cpu_to_le32(control);
1146 memcpy(piobuf, hdr, hdrwords << 2);
1147 ipath_copy_from_sge(piobuf + hdrwords, ss, len);
1149 ret = ipath_sdma_verbs_send(dd, NULL, 0, tx);
1151 * If we couldn't queue the DMA request, save the info
1152 * and try again later rather than destroying the
1153 * buffer and undoing the side effects of the copy.
1164 if (atomic_dec_and_test(&qp->refcount))
1171 static int ipath_verbs_send_pio(struct ipath_qp *qp,
1172 struct ipath_ib_header *ibhdr, u32 hdrwords,
1173 struct ipath_sge_state *ss, u32 len,
1174 u32 plen, u32 dwords)
1176 struct ipath_devdata *dd = to_idev(qp->ibqp.device)->dd;
1177 u32 *hdr = (u32 *) ibhdr;
1178 u32 __iomem *piobuf;
1183 piobuf = ipath_getpiobuf(dd, plen, NULL);
1184 if (unlikely(piobuf == NULL)) {
1190 * Get the saved delay count we computed for the previous packet
1191 * and save the delay count for this packet to be used next time
1194 control = qp->s_pkt_delay;
1195 qp->s_pkt_delay = ipath_pkt_delay(plen, dd->delay_mult, qp->s_dmult);
1197 /* VL15 packets bypass credit check */
1198 if ((be16_to_cpu(ibhdr->lrh[0]) >> 12) == 15)
1199 control |= 1ULL << 31;
1202 * Write the length to the control qword plus any needed flags.
1203 * We have to flush after the PBC for correctness on some cpus
1204 * or WC buffer can be written out of order.
1206 writeq(((u64) control << 32) | plen, piobuf);
1209 flush_wc = dd->ipath_flags & IPATH_PIO_FLUSH_WC;
1212 * If there is just the header portion, must flush before
1213 * writing last word of header for correctness, and after
1214 * the last header word (trigger word).
1218 __iowrite32_copy(piobuf, hdr, hdrwords - 1);
1220 __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords - 1);
1223 __iowrite32_copy(piobuf, hdr, hdrwords);
1229 __iowrite32_copy(piobuf, hdr, hdrwords);
1232 /* The common case is aligned and contained in one segment. */
1233 if (likely(ss->num_sge == 1 && len <= ss->sge.length &&
1234 !((unsigned long)ss->sge.vaddr & (sizeof(u32) - 1)))) {
1235 u32 *addr = (u32 *) ss->sge.vaddr;
1237 /* Update address before sending packet. */
1238 update_sge(ss, len);
1240 __iowrite32_copy(piobuf, addr, dwords - 1);
1241 /* must flush early everything before trigger word */
1243 __raw_writel(addr[dwords - 1], piobuf + dwords - 1);
1244 /* be sure trigger word is written */
1247 __iowrite32_copy(piobuf, addr, dwords);
1250 copy_io(piobuf, ss, len, flush_wc);
1253 ipath_send_complete(qp, qp->s_wqe, IB_WC_SUCCESS);
1260 * ipath_verbs_send - send a packet
1261 * @qp: the QP to send on
1262 * @hdr: the packet header
1263 * @hdrwords: the number of 32-bit words in the header
1264 * @ss: the SGE to send
1265 * @len: the length of the packet in bytes
1267 int ipath_verbs_send(struct ipath_qp *qp, struct ipath_ib_header *hdr,
1268 u32 hdrwords, struct ipath_sge_state *ss, u32 len)
1270 struct ipath_devdata *dd = to_idev(qp->ibqp.device)->dd;
1273 u32 dwords = (len + 3) >> 2;
1276 * Calculate the send buffer trigger address.
1277 * The +1 counts for the pbc control dword following the pbc length.
1279 plen = hdrwords + dwords + 1;
1282 * VL15 packets (IB_QPT_SMI) will always use PIO, so we
1283 * can defer SDMA restart until link goes ACTIVE without
1284 * worrying about just how we got there.
1286 if (qp->ibqp.qp_type == IB_QPT_SMI)
1287 ret = ipath_verbs_send_pio(qp, hdr, hdrwords, ss, len,
1289 /* All non-VL15 packets are dropped if link is not ACTIVE */
1290 else if (!(dd->ipath_flags & IPATH_LINKACTIVE)) {
1292 ipath_send_complete(qp, qp->s_wqe, IB_WC_SUCCESS);
1294 } else if (dd->ipath_flags & IPATH_HAS_SEND_DMA)
1295 ret = ipath_verbs_send_dma(qp, hdr, hdrwords, ss, len,
1298 ret = ipath_verbs_send_pio(qp, hdr, hdrwords, ss, len,
1304 int ipath_snapshot_counters(struct ipath_devdata *dd, u64 *swords,
1305 u64 *rwords, u64 *spkts, u64 *rpkts,
1310 if (!(dd->ipath_flags & IPATH_INITTED)) {
1311 /* no hardware, freeze, etc. */
1315 *swords = ipath_snap_cntr(dd, dd->ipath_cregs->cr_wordsendcnt);
1316 *rwords = ipath_snap_cntr(dd, dd->ipath_cregs->cr_wordrcvcnt);
1317 *spkts = ipath_snap_cntr(dd, dd->ipath_cregs->cr_pktsendcnt);
1318 *rpkts = ipath_snap_cntr(dd, dd->ipath_cregs->cr_pktrcvcnt);
1319 *xmit_wait = ipath_snap_cntr(dd, dd->ipath_cregs->cr_sendstallcnt);
1328 * ipath_get_counters - get various chip counters
1329 * @dd: the infinipath device
1330 * @cntrs: counters are placed here
1332 * Return the counters needed by recv_pma_get_portcounters().
1334 int ipath_get_counters(struct ipath_devdata *dd,
1335 struct ipath_verbs_counters *cntrs)
1337 struct ipath_cregs const *crp = dd->ipath_cregs;
1340 if (!(dd->ipath_flags & IPATH_INITTED)) {
1341 /* no hardware, freeze, etc. */
1345 cntrs->symbol_error_counter =
1346 ipath_snap_cntr(dd, crp->cr_ibsymbolerrcnt);
1347 cntrs->link_error_recovery_counter =
1348 ipath_snap_cntr(dd, crp->cr_iblinkerrrecovcnt);
1350 * The link downed counter counts when the other side downs the
1351 * connection. We add in the number of times we downed the link
1352 * due to local link integrity errors to compensate.
1354 cntrs->link_downed_counter =
1355 ipath_snap_cntr(dd, crp->cr_iblinkdowncnt);
1356 cntrs->port_rcv_errors =
1357 ipath_snap_cntr(dd, crp->cr_rxdroppktcnt) +
1358 ipath_snap_cntr(dd, crp->cr_rcvovflcnt) +
1359 ipath_snap_cntr(dd, crp->cr_portovflcnt) +
1360 ipath_snap_cntr(dd, crp->cr_err_rlencnt) +
1361 ipath_snap_cntr(dd, crp->cr_invalidrlencnt) +
1362 ipath_snap_cntr(dd, crp->cr_errlinkcnt) +
1363 ipath_snap_cntr(dd, crp->cr_erricrccnt) +
1364 ipath_snap_cntr(dd, crp->cr_errvcrccnt) +
1365 ipath_snap_cntr(dd, crp->cr_errlpcrccnt) +
1366 ipath_snap_cntr(dd, crp->cr_badformatcnt) +
1367 dd->ipath_rxfc_unsupvl_errs;
1368 if (crp->cr_rxotherlocalphyerrcnt)
1369 cntrs->port_rcv_errors +=
1370 ipath_snap_cntr(dd, crp->cr_rxotherlocalphyerrcnt);
1371 if (crp->cr_rxvlerrcnt)
1372 cntrs->port_rcv_errors +=
1373 ipath_snap_cntr(dd, crp->cr_rxvlerrcnt);
1374 cntrs->port_rcv_remphys_errors =
1375 ipath_snap_cntr(dd, crp->cr_rcvebpcnt);
1376 cntrs->port_xmit_discards = ipath_snap_cntr(dd, crp->cr_unsupvlcnt);
1377 cntrs->port_xmit_data = ipath_snap_cntr(dd, crp->cr_wordsendcnt);
1378 cntrs->port_rcv_data = ipath_snap_cntr(dd, crp->cr_wordrcvcnt);
1379 cntrs->port_xmit_packets = ipath_snap_cntr(dd, crp->cr_pktsendcnt);
1380 cntrs->port_rcv_packets = ipath_snap_cntr(dd, crp->cr_pktrcvcnt);
1381 cntrs->local_link_integrity_errors =
1382 crp->cr_locallinkintegrityerrcnt ?
1383 ipath_snap_cntr(dd, crp->cr_locallinkintegrityerrcnt) :
1384 ((dd->ipath_flags & IPATH_GPIO_ERRINTRS) ?
1385 dd->ipath_lli_errs : dd->ipath_lli_errors);
1386 cntrs->excessive_buffer_overrun_errors =
1387 crp->cr_excessbufferovflcnt ?
1388 ipath_snap_cntr(dd, crp->cr_excessbufferovflcnt) :
1389 dd->ipath_overrun_thresh_errs;
1390 cntrs->vl15_dropped = crp->cr_vl15droppedpktcnt ?
1391 ipath_snap_cntr(dd, crp->cr_vl15droppedpktcnt) : 0;
1400 * ipath_ib_piobufavail - callback when a PIO buffer is available
1401 * @arg: the device pointer
1403 * This is called from ipath_intr() at interrupt level when a PIO buffer is
1404 * available after ipath_verbs_send() returned an error that no buffers were
1405 * available. Return 1 if we consumed all the PIO buffers and we still have
1406 * QPs waiting for buffers (for now, just do a tasklet_hi_schedule and
1409 int ipath_ib_piobufavail(struct ipath_ibdev *dev)
1411 struct ipath_qp *qp;
1412 unsigned long flags;
1417 spin_lock_irqsave(&dev->pending_lock, flags);
1418 while (!list_empty(&dev->piowait)) {
1419 qp = list_entry(dev->piowait.next, struct ipath_qp,
1421 list_del_init(&qp->piowait);
1422 clear_bit(IPATH_S_BUSY, &qp->s_busy);
1423 tasklet_hi_schedule(&qp->s_task);
1425 spin_unlock_irqrestore(&dev->pending_lock, flags);
1431 static int ipath_query_device(struct ib_device *ibdev,
1432 struct ib_device_attr *props)
1434 struct ipath_ibdev *dev = to_idev(ibdev);
1436 memset(props, 0, sizeof(*props));
1438 props->device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
1439 IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
1440 IB_DEVICE_SYS_IMAGE_GUID;
1441 props->page_size_cap = PAGE_SIZE;
1442 props->vendor_id = dev->dd->ipath_vendorid;
1443 props->vendor_part_id = dev->dd->ipath_deviceid;
1444 props->hw_ver = dev->dd->ipath_pcirev;
1446 props->sys_image_guid = dev->sys_image_guid;
1448 props->max_mr_size = ~0ull;
1449 props->max_qp = ib_ipath_max_qps;
1450 props->max_qp_wr = ib_ipath_max_qp_wrs;
1451 props->max_sge = ib_ipath_max_sges;
1452 props->max_cq = ib_ipath_max_cqs;
1453 props->max_ah = ib_ipath_max_ahs;
1454 props->max_cqe = ib_ipath_max_cqes;
1455 props->max_mr = dev->lk_table.max;
1456 props->max_fmr = dev->lk_table.max;
1457 props->max_map_per_fmr = 32767;
1458 props->max_pd = ib_ipath_max_pds;
1459 props->max_qp_rd_atom = IPATH_MAX_RDMA_ATOMIC;
1460 props->max_qp_init_rd_atom = 255;
1461 /* props->max_res_rd_atom */
1462 props->max_srq = ib_ipath_max_srqs;
1463 props->max_srq_wr = ib_ipath_max_srq_wrs;
1464 props->max_srq_sge = ib_ipath_max_srq_sges;
1465 /* props->local_ca_ack_delay */
1466 props->atomic_cap = IB_ATOMIC_GLOB;
1467 props->max_pkeys = ipath_get_npkeys(dev->dd);
1468 props->max_mcast_grp = ib_ipath_max_mcast_grps;
1469 props->max_mcast_qp_attach = ib_ipath_max_mcast_qp_attached;
1470 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
1471 props->max_mcast_grp;
1476 const u8 ipath_cvt_physportstate[32] = {
1477 [INFINIPATH_IBCS_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
1478 [INFINIPATH_IBCS_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
1479 [INFINIPATH_IBCS_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
1480 [INFINIPATH_IBCS_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
1481 [INFINIPATH_IBCS_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
1482 [INFINIPATH_IBCS_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
1483 [INFINIPATH_IBCS_LT_STATE_CFGDEBOUNCE] =
1484 IB_PHYSPORTSTATE_CFG_TRAIN,
1485 [INFINIPATH_IBCS_LT_STATE_CFGRCVFCFG] =
1486 IB_PHYSPORTSTATE_CFG_TRAIN,
1487 [INFINIPATH_IBCS_LT_STATE_CFGWAITRMT] =
1488 IB_PHYSPORTSTATE_CFG_TRAIN,
1489 [INFINIPATH_IBCS_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_TRAIN,
1490 [INFINIPATH_IBCS_LT_STATE_RECOVERRETRAIN] =
1491 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
1492 [INFINIPATH_IBCS_LT_STATE_RECOVERWAITRMT] =
1493 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
1494 [INFINIPATH_IBCS_LT_STATE_RECOVERIDLE] =
1495 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
1496 [0x10] = IB_PHYSPORTSTATE_CFG_TRAIN,
1497 [0x11] = IB_PHYSPORTSTATE_CFG_TRAIN,
1498 [0x12] = IB_PHYSPORTSTATE_CFG_TRAIN,
1499 [0x13] = IB_PHYSPORTSTATE_CFG_TRAIN,
1500 [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
1501 [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
1502 [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
1503 [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
1506 u32 ipath_get_cr_errpkey(struct ipath_devdata *dd)
1508 return ipath_read_creg32(dd, dd->ipath_cregs->cr_errpkey);
1511 static int ipath_query_port(struct ib_device *ibdev,
1512 u8 port, struct ib_port_attr *props)
1514 struct ipath_ibdev *dev = to_idev(ibdev);
1515 struct ipath_devdata *dd = dev->dd;
1517 u16 lid = dd->ipath_lid;
1520 memset(props, 0, sizeof(*props));
1521 props->lid = lid ? lid : __constant_be16_to_cpu(IB_LID_PERMISSIVE);
1522 props->lmc = dd->ipath_lmc;
1523 props->sm_lid = dev->sm_lid;
1524 props->sm_sl = dev->sm_sl;
1525 ibcstat = dd->ipath_lastibcstat;
1526 /* map LinkState to IB portinfo values. */
1527 props->state = ipath_ib_linkstate(dd, ibcstat) + 1;
1529 /* See phys_state_show() */
1530 props->phys_state = /* MEA: assumes shift == 0 */
1531 ipath_cvt_physportstate[dd->ipath_lastibcstat &
1533 props->port_cap_flags = dev->port_cap_flags;
1534 props->gid_tbl_len = 1;
1535 props->max_msg_sz = 0x80000000;
1536 props->pkey_tbl_len = ipath_get_npkeys(dd);
1537 props->bad_pkey_cntr = ipath_get_cr_errpkey(dd) -
1538 dev->z_pkey_violations;
1539 props->qkey_viol_cntr = dev->qkey_violations;
1540 props->active_width = dd->ipath_link_width_active;
1541 /* See rate_show() */
1542 props->active_speed = dd->ipath_link_speed_active;
1543 props->max_vl_num = 1; /* VLCap = VL0 */
1544 props->init_type_reply = 0;
1546 props->max_mtu = ipath_mtu4096 ? IB_MTU_4096 : IB_MTU_2048;
1547 switch (dd->ipath_ibmtu) {
1566 props->active_mtu = mtu;
1567 props->subnet_timeout = dev->subnet_timeout;
1572 static int ipath_modify_device(struct ib_device *device,
1573 int device_modify_mask,
1574 struct ib_device_modify *device_modify)
1578 if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
1579 IB_DEVICE_MODIFY_NODE_DESC)) {
1584 if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC)
1585 memcpy(device->node_desc, device_modify->node_desc, 64);
1587 if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID)
1588 to_idev(device)->sys_image_guid =
1589 cpu_to_be64(device_modify->sys_image_guid);
1597 static int ipath_modify_port(struct ib_device *ibdev,
1598 u8 port, int port_modify_mask,
1599 struct ib_port_modify *props)
1601 struct ipath_ibdev *dev = to_idev(ibdev);
1603 dev->port_cap_flags |= props->set_port_cap_mask;
1604 dev->port_cap_flags &= ~props->clr_port_cap_mask;
1605 if (port_modify_mask & IB_PORT_SHUTDOWN)
1606 ipath_set_linkstate(dev->dd, IPATH_IB_LINKDOWN);
1607 if (port_modify_mask & IB_PORT_RESET_QKEY_CNTR)
1608 dev->qkey_violations = 0;
1612 static int ipath_query_gid(struct ib_device *ibdev, u8 port,
1613 int index, union ib_gid *gid)
1615 struct ipath_ibdev *dev = to_idev(ibdev);
1622 gid->global.subnet_prefix = dev->gid_prefix;
1623 gid->global.interface_id = dev->dd->ipath_guid;
1631 static struct ib_pd *ipath_alloc_pd(struct ib_device *ibdev,
1632 struct ib_ucontext *context,
1633 struct ib_udata *udata)
1635 struct ipath_ibdev *dev = to_idev(ibdev);
1636 struct ipath_pd *pd;
1640 * This is actually totally arbitrary. Some correctness tests
1641 * assume there's a maximum number of PDs that can be allocated.
1642 * We don't actually have this limit, but we fail the test if
1643 * we allow allocations of more than we report for this value.
1646 pd = kmalloc(sizeof *pd, GFP_KERNEL);
1648 ret = ERR_PTR(-ENOMEM);
1652 spin_lock(&dev->n_pds_lock);
1653 if (dev->n_pds_allocated == ib_ipath_max_pds) {
1654 spin_unlock(&dev->n_pds_lock);
1656 ret = ERR_PTR(-ENOMEM);
1660 dev->n_pds_allocated++;
1661 spin_unlock(&dev->n_pds_lock);
1663 /* ib_alloc_pd() will initialize pd->ibpd. */
1664 pd->user = udata != NULL;
1672 static int ipath_dealloc_pd(struct ib_pd *ibpd)
1674 struct ipath_pd *pd = to_ipd(ibpd);
1675 struct ipath_ibdev *dev = to_idev(ibpd->device);
1677 spin_lock(&dev->n_pds_lock);
1678 dev->n_pds_allocated--;
1679 spin_unlock(&dev->n_pds_lock);
1687 * ipath_create_ah - create an address handle
1688 * @pd: the protection domain
1689 * @ah_attr: the attributes of the AH
1691 * This may be called from interrupt context.
1693 static struct ib_ah *ipath_create_ah(struct ib_pd *pd,
1694 struct ib_ah_attr *ah_attr)
1696 struct ipath_ah *ah;
1698 struct ipath_ibdev *dev = to_idev(pd->device);
1699 unsigned long flags;
1701 /* A multicast address requires a GRH (see ch. 8.4.1). */
1702 if (ah_attr->dlid >= IPATH_MULTICAST_LID_BASE &&
1703 ah_attr->dlid != IPATH_PERMISSIVE_LID &&
1704 !(ah_attr->ah_flags & IB_AH_GRH)) {
1705 ret = ERR_PTR(-EINVAL);
1709 if (ah_attr->dlid == 0) {
1710 ret = ERR_PTR(-EINVAL);
1714 if (ah_attr->port_num < 1 ||
1715 ah_attr->port_num > pd->device->phys_port_cnt) {
1716 ret = ERR_PTR(-EINVAL);
1720 ah = kmalloc(sizeof *ah, GFP_ATOMIC);
1722 ret = ERR_PTR(-ENOMEM);
1726 spin_lock_irqsave(&dev->n_ahs_lock, flags);
1727 if (dev->n_ahs_allocated == ib_ipath_max_ahs) {
1728 spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
1730 ret = ERR_PTR(-ENOMEM);
1734 dev->n_ahs_allocated++;
1735 spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
1737 /* ib_create_ah() will initialize ah->ibah. */
1738 ah->attr = *ah_attr;
1739 ah->attr.static_rate = ipath_ib_rate_to_mult(ah_attr->static_rate);
1748 * ipath_destroy_ah - destroy an address handle
1749 * @ibah: the AH to destroy
1751 * This may be called from interrupt context.
1753 static int ipath_destroy_ah(struct ib_ah *ibah)
1755 struct ipath_ibdev *dev = to_idev(ibah->device);
1756 struct ipath_ah *ah = to_iah(ibah);
1757 unsigned long flags;
1759 spin_lock_irqsave(&dev->n_ahs_lock, flags);
1760 dev->n_ahs_allocated--;
1761 spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
1768 static int ipath_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr)
1770 struct ipath_ah *ah = to_iah(ibah);
1772 *ah_attr = ah->attr;
1773 ah_attr->static_rate = ipath_mult_to_ib_rate(ah->attr.static_rate);
1779 * ipath_get_npkeys - return the size of the PKEY table for port 0
1780 * @dd: the infinipath device
1782 unsigned ipath_get_npkeys(struct ipath_devdata *dd)
1784 return ARRAY_SIZE(dd->ipath_pd[0]->port_pkeys);
1788 * ipath_get_pkey - return the indexed PKEY from the port 0 PKEY table
1789 * @dd: the infinipath device
1790 * @index: the PKEY index
1792 unsigned ipath_get_pkey(struct ipath_devdata *dd, unsigned index)
1796 if (index >= ARRAY_SIZE(dd->ipath_pd[0]->port_pkeys))
1799 ret = dd->ipath_pd[0]->port_pkeys[index];
1804 static int ipath_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1807 struct ipath_ibdev *dev = to_idev(ibdev);
1810 if (index >= ipath_get_npkeys(dev->dd)) {
1815 *pkey = ipath_get_pkey(dev->dd, index);
1823 * ipath_alloc_ucontext - allocate a ucontest
1824 * @ibdev: the infiniband device
1825 * @udata: not used by the InfiniPath driver
1828 static struct ib_ucontext *ipath_alloc_ucontext(struct ib_device *ibdev,
1829 struct ib_udata *udata)
1831 struct ipath_ucontext *context;
1832 struct ib_ucontext *ret;
1834 context = kmalloc(sizeof *context, GFP_KERNEL);
1836 ret = ERR_PTR(-ENOMEM);
1840 ret = &context->ibucontext;
1846 static int ipath_dealloc_ucontext(struct ib_ucontext *context)
1848 kfree(to_iucontext(context));
1852 static int ipath_verbs_register_sysfs(struct ib_device *dev);
1854 static void __verbs_timer(unsigned long arg)
1856 struct ipath_devdata *dd = (struct ipath_devdata *) arg;
1858 /* Handle verbs layer timeouts. */
1859 ipath_ib_timer(dd->verbs_dev);
1861 mod_timer(&dd->verbs_timer, jiffies + 1);
1864 static int enable_timer(struct ipath_devdata *dd)
1867 * Early chips had a design flaw where the chip and kernel idea
1868 * of the tail register don't always agree, and therefore we won't
1869 * get an interrupt on the next packet received.
1870 * If the board supports per packet receive interrupts, use it.
1871 * Otherwise, the timer function periodically checks for packets
1872 * to cover this case.
1873 * Either way, the timer is needed for verbs layer related
1876 if (dd->ipath_flags & IPATH_GPIO_INTR) {
1877 ipath_write_kreg(dd, dd->ipath_kregs->kr_debugportselect,
1878 0x2074076542310ULL);
1879 /* Enable GPIO bit 2 interrupt */
1880 dd->ipath_gpio_mask |= (u64) (1 << IPATH_GPIO_PORT0_BIT);
1881 ipath_write_kreg(dd, dd->ipath_kregs->kr_gpio_mask,
1882 dd->ipath_gpio_mask);
1885 init_timer(&dd->verbs_timer);
1886 dd->verbs_timer.function = __verbs_timer;
1887 dd->verbs_timer.data = (unsigned long)dd;
1888 dd->verbs_timer.expires = jiffies + 1;
1889 add_timer(&dd->verbs_timer);
1894 static int disable_timer(struct ipath_devdata *dd)
1896 /* Disable GPIO bit 2 interrupt */
1897 if (dd->ipath_flags & IPATH_GPIO_INTR) {
1898 /* Disable GPIO bit 2 interrupt */
1899 dd->ipath_gpio_mask &= ~((u64) (1 << IPATH_GPIO_PORT0_BIT));
1900 ipath_write_kreg(dd, dd->ipath_kregs->kr_gpio_mask,
1901 dd->ipath_gpio_mask);
1903 * We might want to undo changes to debugportselect,
1908 del_timer_sync(&dd->verbs_timer);
1914 * ipath_register_ib_device - register our device with the infiniband core
1915 * @dd: the device data structure
1916 * Return the allocated ipath_ibdev pointer or NULL on error.
1918 int ipath_register_ib_device(struct ipath_devdata *dd)
1920 struct ipath_verbs_counters cntrs;
1921 struct ipath_ibdev *idev;
1922 struct ib_device *dev;
1923 struct ipath_verbs_txreq *tx;
1927 idev = (struct ipath_ibdev *)ib_alloc_device(sizeof *idev);
1935 if (dd->ipath_sdma_descq_cnt) {
1936 tx = kmalloc(dd->ipath_sdma_descq_cnt * sizeof *tx,
1944 idev->txreq_bufs = tx;
1946 /* Only need to initialize non-zero fields. */
1947 spin_lock_init(&idev->n_pds_lock);
1948 spin_lock_init(&idev->n_ahs_lock);
1949 spin_lock_init(&idev->n_cqs_lock);
1950 spin_lock_init(&idev->n_qps_lock);
1951 spin_lock_init(&idev->n_srqs_lock);
1952 spin_lock_init(&idev->n_mcast_grps_lock);
1954 spin_lock_init(&idev->qp_table.lock);
1955 spin_lock_init(&idev->lk_table.lock);
1956 idev->sm_lid = __constant_be16_to_cpu(IB_LID_PERMISSIVE);
1957 /* Set the prefix to the default value (see ch. 4.1.1) */
1958 idev->gid_prefix = __constant_cpu_to_be64(0xfe80000000000000ULL);
1960 ret = ipath_init_qp_table(idev, ib_ipath_qp_table_size);
1965 * The top ib_ipath_lkey_table_size bits are used to index the
1966 * table. The lower 8 bits can be owned by the user (copied from
1967 * the LKEY). The remaining bits act as a generation number or tag.
1969 idev->lk_table.max = 1 << ib_ipath_lkey_table_size;
1970 idev->lk_table.table = kzalloc(idev->lk_table.max *
1971 sizeof(*idev->lk_table.table),
1973 if (idev->lk_table.table == NULL) {
1977 INIT_LIST_HEAD(&idev->pending_mmaps);
1978 spin_lock_init(&idev->pending_lock);
1979 idev->mmap_offset = PAGE_SIZE;
1980 spin_lock_init(&idev->mmap_offset_lock);
1981 INIT_LIST_HEAD(&idev->pending[0]);
1982 INIT_LIST_HEAD(&idev->pending[1]);
1983 INIT_LIST_HEAD(&idev->pending[2]);
1984 INIT_LIST_HEAD(&idev->piowait);
1985 INIT_LIST_HEAD(&idev->rnrwait);
1986 INIT_LIST_HEAD(&idev->txreq_free);
1987 idev->pending_index = 0;
1988 idev->port_cap_flags =
1989 IB_PORT_SYS_IMAGE_GUID_SUP | IB_PORT_CLIENT_REG_SUP;
1990 if (dd->ipath_flags & IPATH_HAS_LINK_LATENCY)
1991 idev->port_cap_flags |= IB_PORT_LINK_LATENCY_SUP;
1992 idev->pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
1993 idev->pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
1994 idev->pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
1995 idev->pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
1996 idev->pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
1998 /* Snapshot current HW counters to "clear" them. */
1999 ipath_get_counters(dd, &cntrs);
2000 idev->z_symbol_error_counter = cntrs.symbol_error_counter;
2001 idev->z_link_error_recovery_counter =
2002 cntrs.link_error_recovery_counter;
2003 idev->z_link_downed_counter = cntrs.link_downed_counter;
2004 idev->z_port_rcv_errors = cntrs.port_rcv_errors;
2005 idev->z_port_rcv_remphys_errors =
2006 cntrs.port_rcv_remphys_errors;
2007 idev->z_port_xmit_discards = cntrs.port_xmit_discards;
2008 idev->z_port_xmit_data = cntrs.port_xmit_data;
2009 idev->z_port_rcv_data = cntrs.port_rcv_data;
2010 idev->z_port_xmit_packets = cntrs.port_xmit_packets;
2011 idev->z_port_rcv_packets = cntrs.port_rcv_packets;
2012 idev->z_local_link_integrity_errors =
2013 cntrs.local_link_integrity_errors;
2014 idev->z_excessive_buffer_overrun_errors =
2015 cntrs.excessive_buffer_overrun_errors;
2016 idev->z_vl15_dropped = cntrs.vl15_dropped;
2018 for (i = 0; i < dd->ipath_sdma_descq_cnt; i++, tx++)
2019 list_add(&tx->txreq.list, &idev->txreq_free);
2022 * The system image GUID is supposed to be the same for all
2023 * IB HCAs in a single system but since there can be other
2024 * device types in the system, we can't be sure this is unique.
2026 if (!sys_image_guid)
2027 sys_image_guid = dd->ipath_guid;
2028 idev->sys_image_guid = sys_image_guid;
2029 idev->ib_unit = dd->ipath_unit;
2032 strlcpy(dev->name, "ipath%d", IB_DEVICE_NAME_MAX);
2033 dev->owner = THIS_MODULE;
2034 dev->node_guid = dd->ipath_guid;
2035 dev->uverbs_abi_ver = IPATH_UVERBS_ABI_VERSION;
2036 dev->uverbs_cmd_mask =
2037 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
2038 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
2039 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
2040 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
2041 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
2042 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
2043 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
2044 (1ull << IB_USER_VERBS_CMD_QUERY_AH) |
2045 (1ull << IB_USER_VERBS_CMD_REG_MR) |
2046 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
2047 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
2048 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
2049 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
2050 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
2051 (1ull << IB_USER_VERBS_CMD_POLL_CQ) |
2052 (1ull << IB_USER_VERBS_CMD_REQ_NOTIFY_CQ) |
2053 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
2054 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
2055 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
2056 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
2057 (1ull << IB_USER_VERBS_CMD_POST_SEND) |
2058 (1ull << IB_USER_VERBS_CMD_POST_RECV) |
2059 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
2060 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
2061 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
2062 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
2063 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
2064 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
2065 (1ull << IB_USER_VERBS_CMD_POST_SRQ_RECV);
2066 dev->node_type = RDMA_NODE_IB_CA;
2067 dev->phys_port_cnt = 1;
2068 dev->num_comp_vectors = 1;
2069 dev->dma_device = &dd->pcidev->dev;
2070 dev->class_dev.dev = dev->dma_device;
2071 dev->query_device = ipath_query_device;
2072 dev->modify_device = ipath_modify_device;
2073 dev->query_port = ipath_query_port;
2074 dev->modify_port = ipath_modify_port;
2075 dev->query_pkey = ipath_query_pkey;
2076 dev->query_gid = ipath_query_gid;
2077 dev->alloc_ucontext = ipath_alloc_ucontext;
2078 dev->dealloc_ucontext = ipath_dealloc_ucontext;
2079 dev->alloc_pd = ipath_alloc_pd;
2080 dev->dealloc_pd = ipath_dealloc_pd;
2081 dev->create_ah = ipath_create_ah;
2082 dev->destroy_ah = ipath_destroy_ah;
2083 dev->query_ah = ipath_query_ah;
2084 dev->create_srq = ipath_create_srq;
2085 dev->modify_srq = ipath_modify_srq;
2086 dev->query_srq = ipath_query_srq;
2087 dev->destroy_srq = ipath_destroy_srq;
2088 dev->create_qp = ipath_create_qp;
2089 dev->modify_qp = ipath_modify_qp;
2090 dev->query_qp = ipath_query_qp;
2091 dev->destroy_qp = ipath_destroy_qp;
2092 dev->post_send = ipath_post_send;
2093 dev->post_recv = ipath_post_receive;
2094 dev->post_srq_recv = ipath_post_srq_receive;
2095 dev->create_cq = ipath_create_cq;
2096 dev->destroy_cq = ipath_destroy_cq;
2097 dev->resize_cq = ipath_resize_cq;
2098 dev->poll_cq = ipath_poll_cq;
2099 dev->req_notify_cq = ipath_req_notify_cq;
2100 dev->get_dma_mr = ipath_get_dma_mr;
2101 dev->reg_phys_mr = ipath_reg_phys_mr;
2102 dev->reg_user_mr = ipath_reg_user_mr;
2103 dev->dereg_mr = ipath_dereg_mr;
2104 dev->alloc_fmr = ipath_alloc_fmr;
2105 dev->map_phys_fmr = ipath_map_phys_fmr;
2106 dev->unmap_fmr = ipath_unmap_fmr;
2107 dev->dealloc_fmr = ipath_dealloc_fmr;
2108 dev->attach_mcast = ipath_multicast_attach;
2109 dev->detach_mcast = ipath_multicast_detach;
2110 dev->process_mad = ipath_process_mad;
2111 dev->mmap = ipath_mmap;
2112 dev->dma_ops = &ipath_dma_mapping_ops;
2114 snprintf(dev->node_desc, sizeof(dev->node_desc),
2115 IPATH_IDSTR " %s", init_utsname()->nodename);
2117 ret = ib_register_device(dev);
2121 if (ipath_verbs_register_sysfs(dev))
2129 ib_unregister_device(dev);
2131 kfree(idev->lk_table.table);
2133 kfree(idev->qp_table.table);
2135 kfree(idev->txreq_bufs);
2137 ib_dealloc_device(dev);
2138 ipath_dev_err(dd, "cannot register verbs: %d!\n", -ret);
2142 dd->verbs_dev = idev;
2146 void ipath_unregister_ib_device(struct ipath_ibdev *dev)
2148 struct ib_device *ibdev = &dev->ibdev;
2150 disable_timer(dev->dd);
2152 ib_unregister_device(ibdev);
2154 if (!list_empty(&dev->pending[0]) ||
2155 !list_empty(&dev->pending[1]) ||
2156 !list_empty(&dev->pending[2]))
2157 ipath_dev_err(dev->dd, "pending list not empty!\n");
2158 if (!list_empty(&dev->piowait))
2159 ipath_dev_err(dev->dd, "piowait list not empty!\n");
2160 if (!list_empty(&dev->rnrwait))
2161 ipath_dev_err(dev->dd, "rnrwait list not empty!\n");
2162 if (!ipath_mcast_tree_empty())
2163 ipath_dev_err(dev->dd, "multicast table memory leak!\n");
2165 * Note that ipath_unregister_ib_device() can be called before all
2166 * the QPs are destroyed!
2168 ipath_free_all_qps(&dev->qp_table);
2169 kfree(dev->qp_table.table);
2170 kfree(dev->lk_table.table);
2171 kfree(dev->txreq_bufs);
2172 ib_dealloc_device(ibdev);
2175 static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2178 struct ipath_ibdev *dev =
2179 container_of(device, struct ipath_ibdev, ibdev.dev);
2181 return sprintf(buf, "%x\n", dev->dd->ipath_pcirev);
2184 static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2187 struct ipath_ibdev *dev =
2188 container_of(device, struct ipath_ibdev, ibdev.dev);
2191 ret = dev->dd->ipath_f_get_boardname(dev->dd, buf, 128);
2201 static ssize_t show_stats(struct device *device, struct device_attribute *attr,
2204 struct ipath_ibdev *dev =
2205 container_of(device, struct ipath_ibdev, ibdev.dev);
2225 dev->n_rc_resends, dev->n_rc_qacks, dev->n_rc_acks,
2226 dev->n_seq_naks, dev->n_rdma_seq, dev->n_rnr_naks,
2227 dev->n_other_naks, dev->n_timeouts,
2228 dev->n_rdma_dup_busy, dev->n_rc_stalls, dev->n_piowait,
2229 dev->n_no_piobuf, dev->n_unaligned,
2230 dev->n_pkt_drops, dev->n_wqe_errs);
2231 for (i = 0; i < ARRAY_SIZE(dev->opstats); i++) {
2232 const struct ipath_opcode_stats *si = &dev->opstats[i];
2234 if (!si->n_packets && !si->n_bytes)
2236 len += sprintf(buf + len, "%02x %llu/%llu\n", i,
2237 (unsigned long long) si->n_packets,
2238 (unsigned long long) si->n_bytes);
2243 static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
2244 static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2245 static DEVICE_ATTR(board_id, S_IRUGO, show_hca, NULL);
2246 static DEVICE_ATTR(stats, S_IRUGO, show_stats, NULL);
2248 static struct device_attribute *ipath_class_attributes[] = {
2255 static int ipath_verbs_register_sysfs(struct ib_device *dev)
2260 for (i = 0; i < ARRAY_SIZE(ipath_class_attributes); ++i)
2261 if (device_create_file(&dev->dev,
2262 ipath_class_attributes[i])) {