2 * drivers/mtd/nand/cs553x_nand.c
4 * (C) 2005, 2006 Red Hat Inc.
6 * Author: David Woodhouse <dwmw2@infradead.org>
7 * Tom Sylla <tom.sylla@amd.com>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
14 * This is a device driver for the NAND flash controller found on
15 * the AMD CS5535/CS5536 companion chipsets for the Geode processor.
16 * mtd-id for command line partitioning is cs553x_nand_cs[0-3]
17 * where 0-3 reflects the chip select for NAND.
21 #include <linux/kernel.h>
22 #include <linux/slab.h>
23 #include <linux/init.h>
24 #include <linux/module.h>
25 #include <linux/delay.h>
26 #include <linux/mtd/mtd.h>
27 #include <linux/mtd/nand.h>
28 #include <linux/mtd/nand_ecc.h>
29 #include <linux/mtd/partitions.h>
34 #define NR_CS553X_CONTROLLERS 4
36 #define MSR_DIVIL_GLD_CAP 0x51400000 /* DIVIL capabilitiies */
37 #define CAP_CS5535 0x2df000ULL
38 #define CAP_CS5536 0x5df500ULL
40 /* NAND Timing MSRs */
41 #define MSR_NANDF_DATA 0x5140001b /* NAND Flash Data Timing MSR */
42 #define MSR_NANDF_CTL 0x5140001c /* NAND Flash Control Timing */
43 #define MSR_NANDF_RSVD 0x5140001d /* Reserved */
46 #define MSR_DIVIL_LBAR_FLSH0 0x51400010 /* Flash Chip Select 0 */
47 #define MSR_DIVIL_LBAR_FLSH1 0x51400011 /* Flash Chip Select 1 */
48 #define MSR_DIVIL_LBAR_FLSH2 0x51400012 /* Flash Chip Select 2 */
49 #define MSR_DIVIL_LBAR_FLSH3 0x51400013 /* Flash Chip Select 3 */
50 /* Each made up of... */
51 #define FLSH_LBAR_EN (1ULL<<32)
52 #define FLSH_NOR_NAND (1ULL<<33) /* 1 for NAND */
53 #define FLSH_MEM_IO (1ULL<<34) /* 1 for MMIO */
54 /* I/O BARs have BASE_ADDR in bits 15:4, IO_MASK in 47:36 */
55 /* MMIO BARs have BASE_ADDR in bits 31:12, MEM_MASK in 63:44 */
57 /* Pin function selection MSR (IDE vs. flash on the IDE pins) */
58 #define MSR_DIVIL_BALL_OPTS 0x51400015
59 #define PIN_OPT_IDE (1<<0) /* 0 for flash, 1 for IDE */
61 /* Registers within the NAND flash controller BAR -- memory mapped */
62 #define MM_NAND_DATA 0x00 /* 0 to 0x7ff, in fact */
63 #define MM_NAND_CTL 0x800 /* Any even address 0x800-0x80e */
64 #define MM_NAND_IO 0x801 /* Any odd address 0x801-0x80f */
65 #define MM_NAND_STS 0x810
66 #define MM_NAND_ECC_LSB 0x811
67 #define MM_NAND_ECC_MSB 0x812
68 #define MM_NAND_ECC_COL 0x813
69 #define MM_NAND_LAC 0x814
70 #define MM_NAND_ECC_CTL 0x815
72 /* Registers within the NAND flash controller BAR -- I/O mapped */
73 #define IO_NAND_DATA 0x00 /* 0 to 3, in fact */
74 #define IO_NAND_CTL 0x04
75 #define IO_NAND_IO 0x05
76 #define IO_NAND_STS 0x06
77 #define IO_NAND_ECC_CTL 0x08
78 #define IO_NAND_ECC_LSB 0x09
79 #define IO_NAND_ECC_MSB 0x0a
80 #define IO_NAND_ECC_COL 0x0b
81 #define IO_NAND_LAC 0x0c
83 #define CS_NAND_CTL_DIST_EN (1<<4) /* Enable NAND Distract interrupt */
84 #define CS_NAND_CTL_RDY_INT_MASK (1<<3) /* Enable RDY/BUSY# interrupt */
85 #define CS_NAND_CTL_ALE (1<<2)
86 #define CS_NAND_CTL_CLE (1<<1)
87 #define CS_NAND_CTL_CE (1<<0) /* Keep low; 1 to reset */
89 #define CS_NAND_STS_FLASH_RDY (1<<3)
90 #define CS_NAND_CTLR_BUSY (1<<2)
91 #define CS_NAND_CMD_COMP (1<<1)
92 #define CS_NAND_DIST_ST (1<<0)
94 #define CS_NAND_ECC_PARITY (1<<2)
95 #define CS_NAND_ECC_CLRECC (1<<1)
96 #define CS_NAND_ECC_ENECC (1<<0)
98 static void cs553x_read_buf(struct mtd_info *mtd, u_char *buf, int len)
100 struct nand_chip *this = mtd->priv;
102 while (unlikely(len > 0x800)) {
103 memcpy_fromio(buf, this->IO_ADDR_R, 0x800);
107 memcpy_fromio(buf, this->IO_ADDR_R, len);
110 static void cs553x_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
112 struct nand_chip *this = mtd->priv;
114 while (unlikely(len > 0x800)) {
115 memcpy_toio(this->IO_ADDR_R, buf, 0x800);
119 memcpy_toio(this->IO_ADDR_R, buf, len);
122 static unsigned char cs553x_read_byte(struct mtd_info *mtd)
124 struct nand_chip *this = mtd->priv;
125 return readb(this->IO_ADDR_R);
128 static void cs553x_write_byte(struct mtd_info *mtd, u_char byte)
130 struct nand_chip *this = mtd->priv;
133 while (i && readb(this->IO_ADDR_R + MM_NAND_STS) & CS_NAND_CTLR_BUSY) {
137 writeb(byte, this->IO_ADDR_W + 0x801);
140 static void cs553x_hwcontrol(struct mtd_info *mtd, int cmd,
143 struct nand_chip *this = mtd->priv;
144 void __iomem *mmio_base = this->IO_ADDR_R;
145 if (ctrl & NAND_CTRL_CHANGE) {
146 unsigned char ctl = (ctrl & ~NAND_CTRL_CHANGE ) ^ 0x01;
147 writeb(ctl, mmio_base + MM_NAND_CTL);
149 if (cmd != NAND_CMD_NONE)
150 cs553x_write_byte(mtd, cmd);
153 static int cs553x_device_ready(struct mtd_info *mtd)
155 struct nand_chip *this = mtd->priv;
156 void __iomem *mmio_base = this->IO_ADDR_R;
157 unsigned char foo = readb(mmio_base + MM_NAND_STS);
159 return (foo & CS_NAND_STS_FLASH_RDY) && !(foo & CS_NAND_CTLR_BUSY);
162 static void cs_enable_hwecc(struct mtd_info *mtd, int mode)
164 struct nand_chip *this = mtd->priv;
165 void __iomem *mmio_base = this->IO_ADDR_R;
167 writeb(0x07, mmio_base + MM_NAND_ECC_CTL);
170 static int cs_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
173 struct nand_chip *this = mtd->priv;
174 void __iomem *mmio_base = this->IO_ADDR_R;
176 ecc = readl(mmio_base + MM_NAND_STS);
178 ecc_code[1] = ecc >> 8;
179 ecc_code[0] = ecc >> 16;
180 ecc_code[2] = ecc >> 24;
184 static struct mtd_info *cs553x_mtd[4];
186 static int __init cs553x_init_one(int cs, int mmio, unsigned long adr)
189 struct nand_chip *this;
190 struct mtd_info *new_mtd;
192 printk(KERN_NOTICE "Probing CS553x NAND controller CS#%d at %sIO 0x%08lx\n", cs, mmio?"MM":"P", adr);
195 printk(KERN_NOTICE "PIO mode not yet implemented for CS553X NAND controller\n");
199 /* Allocate memory for MTD device structure and private data */
200 new_mtd = kmalloc(sizeof(struct mtd_info) + sizeof(struct nand_chip), GFP_KERNEL);
202 printk(KERN_WARNING "Unable to allocate CS553X NAND MTD device structure.\n");
207 /* Get pointer to private data */
208 this = (struct nand_chip *)(&new_mtd[1]);
210 /* Initialize structures */
211 memset(new_mtd, 0, sizeof(struct mtd_info));
212 memset(this, 0, sizeof(struct nand_chip));
214 /* Link the private data with the MTD structure */
215 new_mtd->priv = this;
216 new_mtd->owner = THIS_MODULE;
218 /* map physical address */
219 this->IO_ADDR_R = this->IO_ADDR_W = ioremap(adr, 4096);
220 if (!this->IO_ADDR_R) {
221 printk(KERN_WARNING "ioremap cs553x NAND @0x%08lx failed\n", adr);
226 this->cmd_ctrl = cs553x_hwcontrol;
227 this->dev_ready = cs553x_device_ready;
228 this->read_byte = cs553x_read_byte;
229 this->read_buf = cs553x_read_buf;
230 this->write_buf = cs553x_write_buf;
232 this->chip_delay = 0;
234 this->ecc.mode = NAND_ECC_HW;
235 this->ecc.size = 256;
237 this->ecc.hwctl = cs_enable_hwecc;
238 this->ecc.calculate = cs_calculate_ecc;
239 this->ecc.correct = nand_correct_data;
241 /* Enable the following for a flash based bad block table */
242 this->options = NAND_USE_FLASH_BBT | NAND_NO_AUTOINCR;
244 /* Scan to find existance of the device */
245 if (nand_scan(new_mtd, 1)) {
250 new_mtd->name = kasprintf(GFP_KERNEL, "cs553x_nand_cs%d", cs);
252 cs553x_mtd[cs] = new_mtd;
256 iounmap(this->IO_ADDR_R);
263 static int is_geode(void)
265 /* These are the CPUs which will have a CS553[56] companion chip */
266 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
267 boot_cpu_data.x86 == 5 &&
268 boot_cpu_data.x86_model == 10)
269 return 1; /* Geode LX */
271 if ((boot_cpu_data.x86_vendor == X86_VENDOR_NSC ||
272 boot_cpu_data.x86_vendor == X86_VENDOR_CYRIX) &&
273 boot_cpu_data.x86 == 5 &&
274 boot_cpu_data.x86_model == 5)
275 return 1; /* Geode GX (née GX2) */
281 #ifdef CONFIG_MTD_PARTITIONS
282 static const char *part_probes[] = { "cmdlinepart", NULL };
286 static int __init cs553x_init(void)
292 #ifdef CONFIG_MTD_PARTITIONS
293 int mtd_parts_nb = 0;
294 struct mtd_partition *mtd_parts = NULL;
297 /* If the CPU isn't a Geode GX or LX, abort */
301 /* If it doesn't have the CS553[56], abort */
302 rdmsrl(MSR_DIVIL_GLD_CAP, val);
304 if (val != CAP_CS5535 && val != CAP_CS5536)
307 /* If it doesn't have the NAND controller enabled, abort */
308 rdmsrl(MSR_DIVIL_BALL_OPTS, val);
309 if (val & PIN_OPT_IDE) {
310 printk(KERN_INFO "CS553x NAND controller: Flash I/O not enabled in MSR_DIVIL_BALL_OPTS.\n");
314 for (i = 0; i < NR_CS553X_CONTROLLERS; i++) {
315 rdmsrl(MSR_DIVIL_LBAR_FLSH0 + i, val);
317 if ((val & (FLSH_LBAR_EN|FLSH_NOR_NAND)) == (FLSH_LBAR_EN|FLSH_NOR_NAND))
318 err = cs553x_init_one(i, !!(val & FLSH_MEM_IO), val & 0xFFFFFFFF);
321 /* Register all devices together here. This means we can easily hack it to
322 do mtdconcat etc. if we want to. */
323 for (i = 0; i < NR_CS553X_CONTROLLERS; i++) {
326 /* If any devices registered, return success. Else the last error. */
327 #ifdef CONFIG_MTD_PARTITIONS
328 mtd_parts_nb = parse_mtd_partitions(cs553x_mtd[i], part_probes, &mtd_parts, 0);
329 if (mtd_parts_nb > 0) {
330 printk(KERN_NOTICE "Using command line partition definition\n");
331 add_mtd_partitions(cs553x_mtd[i], mtd_parts, mtd_parts_nb);
333 add_mtd_device(cs553x_mtd[i]);
336 add_mtd_device(cs553x_mtd[i]);
345 module_init(cs553x_init);
347 static void __exit cs553x_cleanup(void)
351 for (i = 0; i < NR_CS553X_CONTROLLERS; i++) {
352 struct mtd_info *mtd = cs553x_mtd[i];
353 struct nand_chip *this;
354 void __iomem *mmio_base;
359 this = cs553x_mtd[i]->priv;
360 mmio_base = this->IO_ADDR_R;
362 /* Release resources, unregister device */
363 nand_release(cs553x_mtd[i]);
364 kfree(cs553x_mtd[i]->name);
365 cs553x_mtd[i] = NULL;
367 /* unmap physical address */
370 /* Free the MTD device structure */
375 module_exit(cs553x_cleanup);
377 MODULE_LICENSE("GPL");
378 MODULE_AUTHOR("David Woodhouse <dwmw2@infradead.org>");
379 MODULE_DESCRIPTION("NAND controller driver for AMD CS5535/CS5536 companion chip");