2 * Suspend and hibernation support for x86-64
4 * Distribute under GPLv2
6 * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl>
7 * Copyright (c) 2002 Pavel Machek <pavel@suse.cz>
8 * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
11 #include <linux/smp.h>
12 #include <linux/suspend.h>
13 #include <asm/proto.h>
15 #include <asm/pgtable.h>
19 static void fix_processor_context(void);
21 struct saved_context saved_context;
24 * __save_processor_state - save CPU registers before creating a
25 * hibernation image and before restoring the memory state from it
26 * @ctxt - structure to store the registers contents in
28 * NOTE: If there is a CPU register the modification of which by the
29 * boot kernel (ie. the kernel used for loading the hibernation image)
30 * might affect the operations of the restored target kernel (ie. the one
31 * saved in the hibernation image), then its contents must be saved by this
32 * function. In other words, if kernel A is hibernated and different
33 * kernel B is used for loading the hibernation image into memory, the
34 * kernel A's __save_processor_state() function must save all registers
35 * needed by kernel A, so that it can operate correctly after the resume
36 * regardless of what kernel B does in the meantime.
38 static void __save_processor_state(struct saved_context *ctxt)
45 store_gdt((struct desc_ptr *)&ctxt->gdt_limit);
46 store_idt((struct desc_ptr *)&ctxt->idt_limit);
49 /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
53 asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
54 asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
55 asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
56 asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
57 asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
59 rdmsrl(MSR_FS_BASE, ctxt->fs_base);
60 rdmsrl(MSR_GS_BASE, ctxt->gs_base);
61 rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
62 mtrr_save_fixed_ranges(NULL);
67 rdmsrl(MSR_EFER, ctxt->efer);
68 ctxt->cr0 = read_cr0();
69 ctxt->cr2 = read_cr2();
70 ctxt->cr3 = read_cr3();
71 ctxt->cr4 = read_cr4();
72 ctxt->cr8 = read_cr8();
75 void save_processor_state(void)
77 __save_processor_state(&saved_context);
80 static void do_fpu_end(void)
83 * Restore FPU regs if necessary
89 * __restore_processor_state - restore the contents of CPU registers saved
90 * by __save_processor_state()
91 * @ctxt - structure to load the registers contents from
93 static void __restore_processor_state(struct saved_context *ctxt)
98 wrmsrl(MSR_EFER, ctxt->efer);
100 write_cr4(ctxt->cr4);
101 write_cr3(ctxt->cr3);
102 write_cr2(ctxt->cr2);
103 write_cr0(ctxt->cr0);
106 * now restore the descriptor tables to their proper values
107 * ltr is done i fix_processor_context().
109 load_gdt((const struct desc_ptr *)&ctxt->gdt_limit);
110 load_idt((const struct desc_ptr *)&ctxt->idt_limit);
116 asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
117 asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
118 asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
119 load_gs_index(ctxt->gs);
120 asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
122 wrmsrl(MSR_FS_BASE, ctxt->fs_base);
123 wrmsrl(MSR_GS_BASE, ctxt->gs_base);
124 wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
127 * restore XCR0 for xsave capable cpu's.
130 xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
132 fix_processor_context();
138 void restore_processor_state(void)
140 __restore_processor_state(&saved_context);
143 static void fix_processor_context(void)
145 int cpu = smp_processor_id();
146 struct tss_struct *t = &per_cpu(init_tss, cpu);
149 * This just modifies memory; should not be necessary. But... This
150 * is necessary, because 386 hardware has concept of busy TSS or some
153 set_tss_desc(cpu, t);
155 get_cpu_gdt_table(cpu)[GDT_ENTRY_TSS].type = 9;
157 syscall_init(); /* This sets MSR_*STAR and related */
158 load_TR_desc(); /* This does ltr */
159 load_LDT(¤t->active_mm->context); /* This does lldt */
162 * Now maybe reload the debug registers
164 if (current->thread.debugreg7){
165 loaddebug(¤t->thread, 0);
166 loaddebug(¤t->thread, 1);
167 loaddebug(¤t->thread, 2);
168 loaddebug(¤t->thread, 3);
170 loaddebug(¤t->thread, 6);
171 loaddebug(¤t->thread, 7);