2 * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
3 * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
5 * Based on the 64360 driver from:
6 * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
7 * Rabeeh Khoury <rabeeh@marvell.com>
9 * Copyright (C) 2003 PMC-Sierra, Inc.,
10 * written by Manish Lachwani
12 * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
14 * Copyright (C) 2004-2006 MontaVista Software, Inc.
15 * Dale Farnsworth <dale@farnsworth.org>
17 * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
18 * <sjhill@realitydiluted.com>
20 * Copyright (C) 2007-2008 Marvell Semiconductor
21 * Lennert Buytenhek <buytenh@marvell.com>
23 * This program is free software; you can redistribute it and/or
24 * modify it under the terms of the GNU General Public License
25 * as published by the Free Software Foundation; either version 2
26 * of the License, or (at your option) any later version.
28 * This program is distributed in the hope that it will be useful,
29 * but WITHOUT ANY WARRANTY; without even the implied warranty of
30 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
31 * GNU General Public License for more details.
33 * You should have received a copy of the GNU General Public License
34 * along with this program; if not, write to the Free Software
35 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
38 #include <linux/init.h>
39 #include <linux/dma-mapping.h>
42 #include <linux/tcp.h>
43 #include <linux/udp.h>
44 #include <linux/etherdevice.h>
45 #include <linux/delay.h>
46 #include <linux/ethtool.h>
47 #include <linux/platform_device.h>
48 #include <linux/module.h>
49 #include <linux/kernel.h>
50 #include <linux/spinlock.h>
51 #include <linux/workqueue.h>
52 #include <linux/phy.h>
53 #include <linux/mv643xx_eth.h>
55 #include <linux/types.h>
56 #include <linux/inet_lro.h>
57 #include <asm/system.h>
58 #include <linux/list.h>
60 static char mv643xx_eth_driver_name[] = "mv643xx_eth";
61 static char mv643xx_eth_driver_version[] = "1.4";
65 * Registers shared between all ports.
67 #define PHY_ADDR 0x0000
68 #define SMI_REG 0x0004
69 #define SMI_BUSY 0x10000000
70 #define SMI_READ_VALID 0x08000000
71 #define SMI_OPCODE_READ 0x04000000
72 #define SMI_OPCODE_WRITE 0x00000000
73 #define ERR_INT_CAUSE 0x0080
74 #define ERR_INT_SMI_DONE 0x00000010
75 #define ERR_INT_MASK 0x0084
76 #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
77 #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
78 #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
79 #define WINDOW_BAR_ENABLE 0x0290
80 #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
83 * Main per-port registers. These live at offset 0x0400 for
84 * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
86 #define PORT_CONFIG 0x0000
87 #define UNICAST_PROMISCUOUS_MODE 0x00000001
88 #define PORT_CONFIG_EXT 0x0004
89 #define MAC_ADDR_LOW 0x0014
90 #define MAC_ADDR_HIGH 0x0018
91 #define SDMA_CONFIG 0x001c
92 #define TX_BURST_SIZE_16_64BIT 0x01000000
93 #define TX_BURST_SIZE_4_64BIT 0x00800000
94 #define BLM_TX_NO_SWAP 0x00000020
95 #define BLM_RX_NO_SWAP 0x00000010
96 #define RX_BURST_SIZE_16_64BIT 0x00000008
97 #define RX_BURST_SIZE_4_64BIT 0x00000004
98 #define PORT_SERIAL_CONTROL 0x003c
99 #define SET_MII_SPEED_TO_100 0x01000000
100 #define SET_GMII_SPEED_TO_1000 0x00800000
101 #define SET_FULL_DUPLEX_MODE 0x00200000
102 #define MAX_RX_PACKET_9700BYTE 0x000a0000
103 #define DISABLE_AUTO_NEG_SPEED_GMII 0x00002000
104 #define DO_NOT_FORCE_LINK_FAIL 0x00000400
105 #define SERIAL_PORT_CONTROL_RESERVED 0x00000200
106 #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL 0x00000008
107 #define DISABLE_AUTO_NEG_FOR_DUPLEX 0x00000004
108 #define FORCE_LINK_PASS 0x00000002
109 #define SERIAL_PORT_ENABLE 0x00000001
110 #define PORT_STATUS 0x0044
111 #define TX_FIFO_EMPTY 0x00000400
112 #define TX_IN_PROGRESS 0x00000080
113 #define PORT_SPEED_MASK 0x00000030
114 #define PORT_SPEED_1000 0x00000010
115 #define PORT_SPEED_100 0x00000020
116 #define PORT_SPEED_10 0x00000000
117 #define FLOW_CONTROL_ENABLED 0x00000008
118 #define FULL_DUPLEX 0x00000004
119 #define LINK_UP 0x00000002
120 #define TXQ_COMMAND 0x0048
121 #define TXQ_FIX_PRIO_CONF 0x004c
122 #define TX_BW_RATE 0x0050
123 #define TX_BW_MTU 0x0058
124 #define TX_BW_BURST 0x005c
125 #define INT_CAUSE 0x0060
126 #define INT_TX_END 0x07f80000
127 #define INT_TX_END_0 0x00080000
128 #define INT_RX 0x000003fc
129 #define INT_RX_0 0x00000004
130 #define INT_EXT 0x00000002
131 #define INT_CAUSE_EXT 0x0064
132 #define INT_EXT_LINK_PHY 0x00110000
133 #define INT_EXT_TX 0x000000ff
134 #define INT_MASK 0x0068
135 #define INT_MASK_EXT 0x006c
136 #define TX_FIFO_URGENT_THRESHOLD 0x0074
137 #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
138 #define TX_BW_RATE_MOVED 0x00e0
139 #define TX_BW_MTU_MOVED 0x00e8
140 #define TX_BW_BURST_MOVED 0x00ec
141 #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
142 #define RXQ_COMMAND 0x0280
143 #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
144 #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
145 #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
146 #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
149 * Misc per-port registers.
151 #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
152 #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
153 #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
154 #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
158 * SDMA configuration register default value.
160 #if defined(__BIG_ENDIAN)
161 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
162 (RX_BURST_SIZE_4_64BIT | \
163 TX_BURST_SIZE_4_64BIT)
164 #elif defined(__LITTLE_ENDIAN)
165 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
166 (RX_BURST_SIZE_4_64BIT | \
169 TX_BURST_SIZE_4_64BIT)
171 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
178 #define DEFAULT_RX_QUEUE_SIZE 128
179 #define DEFAULT_TX_QUEUE_SIZE 256
180 #define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
186 #if defined(__BIG_ENDIAN)
188 u16 byte_cnt; /* Descriptor buffer byte count */
189 u16 buf_size; /* Buffer size */
190 u32 cmd_sts; /* Descriptor command status */
191 u32 next_desc_ptr; /* Next descriptor pointer */
192 u32 buf_ptr; /* Descriptor buffer pointer */
196 u16 byte_cnt; /* buffer byte count */
197 u16 l4i_chk; /* CPU provided TCP checksum */
198 u32 cmd_sts; /* Command/status field */
199 u32 next_desc_ptr; /* Pointer to next descriptor */
200 u32 buf_ptr; /* pointer to buffer for this descriptor*/
202 #elif defined(__LITTLE_ENDIAN)
204 u32 cmd_sts; /* Descriptor command status */
205 u16 buf_size; /* Buffer size */
206 u16 byte_cnt; /* Descriptor buffer byte count */
207 u32 buf_ptr; /* Descriptor buffer pointer */
208 u32 next_desc_ptr; /* Next descriptor pointer */
212 u32 cmd_sts; /* Command/status field */
213 u16 l4i_chk; /* CPU provided TCP checksum */
214 u16 byte_cnt; /* buffer byte count */
215 u32 buf_ptr; /* pointer to buffer for this descriptor*/
216 u32 next_desc_ptr; /* Pointer to next descriptor */
219 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
222 /* RX & TX descriptor command */
223 #define BUFFER_OWNED_BY_DMA 0x80000000
225 /* RX & TX descriptor status */
226 #define ERROR_SUMMARY 0x00000001
228 /* RX descriptor status */
229 #define LAYER_4_CHECKSUM_OK 0x40000000
230 #define RX_ENABLE_INTERRUPT 0x20000000
231 #define RX_FIRST_DESC 0x08000000
232 #define RX_LAST_DESC 0x04000000
233 #define RX_IP_HDR_OK 0x02000000
234 #define RX_PKT_IS_IPV4 0x01000000
235 #define RX_PKT_IS_ETHERNETV2 0x00800000
236 #define RX_PKT_LAYER4_TYPE_MASK 0x00600000
237 #define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
238 #define RX_PKT_IS_VLAN_TAGGED 0x00080000
240 /* TX descriptor command */
241 #define TX_ENABLE_INTERRUPT 0x00800000
242 #define GEN_CRC 0x00400000
243 #define TX_FIRST_DESC 0x00200000
244 #define TX_LAST_DESC 0x00100000
245 #define ZERO_PADDING 0x00080000
246 #define GEN_IP_V4_CHECKSUM 0x00040000
247 #define GEN_TCP_UDP_CHECKSUM 0x00020000
248 #define UDP_FRAME 0x00010000
249 #define MAC_HDR_EXTRA_4_BYTES 0x00008000
250 #define MAC_HDR_EXTRA_8_BYTES 0x00000200
252 #define TX_IHL_SHIFT 11
255 /* global *******************************************************************/
256 struct mv643xx_eth_shared_private {
258 * Ethernet controller base address.
263 * Points at the right SMI instance to use.
265 struct mv643xx_eth_shared_private *smi;
268 * Provides access to local SMI interface.
270 struct mii_bus *smi_bus;
273 * If we have access to the error interrupt pin (which is
274 * somewhat misnamed as it not only reflects internal errors
275 * but also reflects SMI completion), use that to wait for
276 * SMI access completion instead of polling the SMI busy bit.
279 wait_queue_head_t smi_busy_wait;
282 * Per-port MBUS window access register value.
287 * Hardware-specific parameters.
290 int extended_rx_coal_limit;
294 #define TX_BW_CONTROL_ABSENT 0
295 #define TX_BW_CONTROL_OLD_LAYOUT 1
296 #define TX_BW_CONTROL_NEW_LAYOUT 2
298 static int mv643xx_eth_open(struct net_device *dev);
299 static int mv643xx_eth_stop(struct net_device *dev);
302 /* per-port *****************************************************************/
303 struct mib_counters {
304 u64 good_octets_received;
305 u32 bad_octets_received;
306 u32 internal_mac_transmit_err;
307 u32 good_frames_received;
308 u32 bad_frames_received;
309 u32 broadcast_frames_received;
310 u32 multicast_frames_received;
311 u32 frames_64_octets;
312 u32 frames_65_to_127_octets;
313 u32 frames_128_to_255_octets;
314 u32 frames_256_to_511_octets;
315 u32 frames_512_to_1023_octets;
316 u32 frames_1024_to_max_octets;
317 u64 good_octets_sent;
318 u32 good_frames_sent;
319 u32 excessive_collision;
320 u32 multicast_frames_sent;
321 u32 broadcast_frames_sent;
322 u32 unrec_mac_control_received;
324 u32 good_fc_received;
326 u32 undersize_received;
327 u32 fragments_received;
328 u32 oversize_received;
330 u32 mac_receive_error;
336 struct lro_counters {
351 struct rx_desc *rx_desc_area;
352 dma_addr_t rx_desc_dma;
353 int rx_desc_area_size;
354 struct sk_buff **rx_skb;
356 struct net_lro_mgr lro_mgr;
357 struct net_lro_desc lro_arr[8];
369 struct tx_desc *tx_desc_area;
370 dma_addr_t tx_desc_dma;
371 int tx_desc_area_size;
373 struct sk_buff_head tx_skb;
375 unsigned long tx_packets;
376 unsigned long tx_bytes;
377 unsigned long tx_dropped;
380 struct mv643xx_eth_private {
381 struct mv643xx_eth_shared_private *shared;
385 struct net_device *dev;
387 struct phy_device *phy;
389 struct timer_list mib_counters_timer;
390 spinlock_t mib_counters_lock;
391 struct mib_counters mib_counters;
393 struct lro_counters lro_counters;
395 struct work_struct tx_timeout_task;
397 struct napi_struct napi;
407 struct sk_buff_head rx_recycle;
413 unsigned long rx_desc_sram_addr;
414 int rx_desc_sram_size;
416 struct timer_list rx_oom;
417 struct rx_queue rxq[8];
423 unsigned long tx_desc_sram_addr;
424 int tx_desc_sram_size;
426 struct tx_queue txq[8];
430 /* port register accessors **************************************************/
431 static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
433 return readl(mp->shared->base + offset);
436 static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
438 return readl(mp->base + offset);
441 static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
443 writel(data, mp->shared->base + offset);
446 static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
448 writel(data, mp->base + offset);
452 /* rxq/txq helper functions *************************************************/
453 static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
455 return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
458 static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
460 return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
463 static void rxq_enable(struct rx_queue *rxq)
465 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
466 wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
469 static void rxq_disable(struct rx_queue *rxq)
471 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
472 u8 mask = 1 << rxq->index;
474 wrlp(mp, RXQ_COMMAND, mask << 8);
475 while (rdlp(mp, RXQ_COMMAND) & mask)
479 static void txq_reset_hw_ptr(struct tx_queue *txq)
481 struct mv643xx_eth_private *mp = txq_to_mp(txq);
484 addr = (u32)txq->tx_desc_dma;
485 addr += txq->tx_curr_desc * sizeof(struct tx_desc);
486 wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
489 static void txq_enable(struct tx_queue *txq)
491 struct mv643xx_eth_private *mp = txq_to_mp(txq);
492 wrlp(mp, TXQ_COMMAND, 1 << txq->index);
495 static void txq_disable(struct tx_queue *txq)
497 struct mv643xx_eth_private *mp = txq_to_mp(txq);
498 u8 mask = 1 << txq->index;
500 wrlp(mp, TXQ_COMMAND, mask << 8);
501 while (rdlp(mp, TXQ_COMMAND) & mask)
505 static void txq_maybe_wake(struct tx_queue *txq)
507 struct mv643xx_eth_private *mp = txq_to_mp(txq);
508 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
510 if (netif_tx_queue_stopped(nq)) {
511 __netif_tx_lock(nq, smp_processor_id());
512 if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
513 netif_tx_wake_queue(nq);
514 __netif_tx_unlock(nq);
519 /* rx napi ******************************************************************/
521 mv643xx_get_skb_header(struct sk_buff *skb, void **iphdr, void **tcph,
522 u64 *hdr_flags, void *priv)
524 unsigned long cmd_sts = (unsigned long)priv;
527 * Make sure that this packet is Ethernet II, is not VLAN
528 * tagged, is IPv4, has a valid IP header, and is TCP.
530 if ((cmd_sts & (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
531 RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_MASK |
532 RX_PKT_IS_VLAN_TAGGED)) !=
533 (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
534 RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_TCP_IPV4))
537 skb_reset_network_header(skb);
538 skb_set_transport_header(skb, ip_hdrlen(skb));
539 *iphdr = ip_hdr(skb);
540 *tcph = tcp_hdr(skb);
541 *hdr_flags = LRO_IPV4 | LRO_TCP;
546 static int rxq_process(struct rx_queue *rxq, int budget)
548 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
549 struct net_device_stats *stats = &mp->dev->stats;
550 int lro_flush_needed;
553 lro_flush_needed = 0;
555 while (rx < budget && rxq->rx_desc_count) {
556 struct rx_desc *rx_desc;
557 unsigned int cmd_sts;
561 rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
563 cmd_sts = rx_desc->cmd_sts;
564 if (cmd_sts & BUFFER_OWNED_BY_DMA)
568 skb = rxq->rx_skb[rxq->rx_curr_desc];
569 rxq->rx_skb[rxq->rx_curr_desc] = NULL;
572 if (rxq->rx_curr_desc == rxq->rx_ring_size)
573 rxq->rx_curr_desc = 0;
575 dma_unmap_single(mp->dev->dev.parent, rx_desc->buf_ptr,
576 rx_desc->buf_size, DMA_FROM_DEVICE);
577 rxq->rx_desc_count--;
580 mp->work_rx_refill |= 1 << rxq->index;
582 byte_cnt = rx_desc->byte_cnt;
587 * Note that the descriptor byte count includes 2 dummy
588 * bytes automatically inserted by the hardware at the
589 * start of the packet (which we don't count), and a 4
590 * byte CRC at the end of the packet (which we do count).
593 stats->rx_bytes += byte_cnt - 2;
596 * In case we received a packet without first / last bits
597 * on, or the error summary bit is set, the packet needs
600 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
601 != (RX_FIRST_DESC | RX_LAST_DESC))
605 * The -4 is for the CRC in the trailer of the
608 skb_put(skb, byte_cnt - 2 - 4);
610 if (cmd_sts & LAYER_4_CHECKSUM_OK)
611 skb->ip_summed = CHECKSUM_UNNECESSARY;
612 skb->protocol = eth_type_trans(skb, mp->dev);
614 if (skb->dev->features & NETIF_F_LRO &&
615 skb->ip_summed == CHECKSUM_UNNECESSARY) {
616 lro_receive_skb(&rxq->lro_mgr, skb, (void *)cmd_sts);
617 lro_flush_needed = 1;
619 netif_receive_skb(skb);
626 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
627 (RX_FIRST_DESC | RX_LAST_DESC)) {
629 dev_printk(KERN_ERR, &mp->dev->dev,
630 "received packet spanning "
631 "multiple descriptors\n");
634 if (cmd_sts & ERROR_SUMMARY)
640 if (lro_flush_needed)
641 lro_flush_all(&rxq->lro_mgr);
644 mp->work_rx &= ~(1 << rxq->index);
649 static int rxq_refill(struct rx_queue *rxq, int budget)
651 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
655 while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
658 struct rx_desc *rx_desc;
660 skb = __skb_dequeue(&mp->rx_recycle);
662 skb = dev_alloc_skb(mp->skb_size);
670 skb_reserve(skb, SKB_DMA_REALIGN);
673 rxq->rx_desc_count++;
675 rx = rxq->rx_used_desc++;
676 if (rxq->rx_used_desc == rxq->rx_ring_size)
677 rxq->rx_used_desc = 0;
679 rx_desc = rxq->rx_desc_area + rx;
681 rx_desc->buf_ptr = dma_map_single(mp->dev->dev.parent,
682 skb->data, mp->skb_size,
684 rx_desc->buf_size = mp->skb_size;
685 rxq->rx_skb[rx] = skb;
687 rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
691 * The hardware automatically prepends 2 bytes of
692 * dummy data to each received packet, so that the
693 * IP header ends up 16-byte aligned.
698 if (refilled < budget)
699 mp->work_rx_refill &= ~(1 << rxq->index);
706 /* tx ***********************************************************************/
707 static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
711 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
712 skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
713 if (fragp->size <= 8 && fragp->page_offset & 7)
720 static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
722 struct mv643xx_eth_private *mp = txq_to_mp(txq);
723 int nr_frags = skb_shinfo(skb)->nr_frags;
726 for (frag = 0; frag < nr_frags; frag++) {
727 skb_frag_t *this_frag;
729 struct tx_desc *desc;
731 this_frag = &skb_shinfo(skb)->frags[frag];
732 tx_index = txq->tx_curr_desc++;
733 if (txq->tx_curr_desc == txq->tx_ring_size)
734 txq->tx_curr_desc = 0;
735 desc = &txq->tx_desc_area[tx_index];
738 * The last fragment will generate an interrupt
739 * which will free the skb on TX completion.
741 if (frag == nr_frags - 1) {
742 desc->cmd_sts = BUFFER_OWNED_BY_DMA |
743 ZERO_PADDING | TX_LAST_DESC |
746 desc->cmd_sts = BUFFER_OWNED_BY_DMA;
750 desc->byte_cnt = this_frag->size;
751 desc->buf_ptr = dma_map_page(mp->dev->dev.parent,
753 this_frag->page_offset,
754 this_frag->size, DMA_TO_DEVICE);
758 static inline __be16 sum16_as_be(__sum16 sum)
760 return (__force __be16)sum;
763 static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
765 struct mv643xx_eth_private *mp = txq_to_mp(txq);
766 int nr_frags = skb_shinfo(skb)->nr_frags;
768 struct tx_desc *desc;
773 cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
776 if (skb->ip_summed == CHECKSUM_PARTIAL) {
779 BUG_ON(skb->protocol != htons(ETH_P_IP) &&
780 skb->protocol != htons(ETH_P_8021Q));
782 tag_bytes = (void *)ip_hdr(skb) - (void *)skb->data - ETH_HLEN;
783 if (unlikely(tag_bytes & ~12)) {
784 if (skb_checksum_help(skb) == 0)
791 cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
793 cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
795 cmd_sts |= GEN_TCP_UDP_CHECKSUM |
797 ip_hdr(skb)->ihl << TX_IHL_SHIFT;
799 switch (ip_hdr(skb)->protocol) {
801 cmd_sts |= UDP_FRAME;
802 l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
805 l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
812 /* Errata BTS #50, IHL must be 5 if no HW checksum */
813 cmd_sts |= 5 << TX_IHL_SHIFT;
816 tx_index = txq->tx_curr_desc++;
817 if (txq->tx_curr_desc == txq->tx_ring_size)
818 txq->tx_curr_desc = 0;
819 desc = &txq->tx_desc_area[tx_index];
822 txq_submit_frag_skb(txq, skb);
823 length = skb_headlen(skb);
825 cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
829 desc->l4i_chk = l4i_chk;
830 desc->byte_cnt = length;
831 desc->buf_ptr = dma_map_single(mp->dev->dev.parent, skb->data,
832 length, DMA_TO_DEVICE);
834 __skb_queue_tail(&txq->tx_skb, skb);
836 /* ensure all other descriptors are written before first cmd_sts */
838 desc->cmd_sts = cmd_sts;
840 /* clear TX_END status */
841 mp->work_tx_end &= ~(1 << txq->index);
843 /* ensure all descriptors are written before poking hardware */
847 txq->tx_desc_count += nr_frags + 1;
852 static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
854 struct mv643xx_eth_private *mp = netdev_priv(dev);
856 struct tx_queue *txq;
857 struct netdev_queue *nq;
859 queue = skb_get_queue_mapping(skb);
860 txq = mp->txq + queue;
861 nq = netdev_get_tx_queue(dev, queue);
863 if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
865 dev_printk(KERN_DEBUG, &dev->dev,
866 "failed to linearize skb with tiny "
867 "unaligned fragment\n");
868 return NETDEV_TX_BUSY;
871 if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
873 dev_printk(KERN_ERR, &dev->dev, "tx queue full?!\n");
878 if (!txq_submit_skb(txq, skb)) {
881 txq->tx_bytes += skb->len;
883 dev->trans_start = jiffies;
885 entries_left = txq->tx_ring_size - txq->tx_desc_count;
886 if (entries_left < MAX_SKB_FRAGS + 1)
887 netif_tx_stop_queue(nq);
894 /* tx napi ******************************************************************/
895 static void txq_kick(struct tx_queue *txq)
897 struct mv643xx_eth_private *mp = txq_to_mp(txq);
898 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
902 __netif_tx_lock(nq, smp_processor_id());
904 if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
907 hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
908 expected_ptr = (u32)txq->tx_desc_dma +
909 txq->tx_curr_desc * sizeof(struct tx_desc);
911 if (hw_desc_ptr != expected_ptr)
915 __netif_tx_unlock(nq);
917 mp->work_tx_end &= ~(1 << txq->index);
920 static int txq_reclaim(struct tx_queue *txq, int budget, int force)
922 struct mv643xx_eth_private *mp = txq_to_mp(txq);
923 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
926 __netif_tx_lock(nq, smp_processor_id());
929 while (reclaimed < budget && txq->tx_desc_count > 0) {
931 struct tx_desc *desc;
935 tx_index = txq->tx_used_desc;
936 desc = &txq->tx_desc_area[tx_index];
937 cmd_sts = desc->cmd_sts;
939 if (cmd_sts & BUFFER_OWNED_BY_DMA) {
942 desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
945 txq->tx_used_desc = tx_index + 1;
946 if (txq->tx_used_desc == txq->tx_ring_size)
947 txq->tx_used_desc = 0;
950 txq->tx_desc_count--;
953 if (cmd_sts & TX_LAST_DESC)
954 skb = __skb_dequeue(&txq->tx_skb);
956 if (cmd_sts & ERROR_SUMMARY) {
957 dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
958 mp->dev->stats.tx_errors++;
961 if (cmd_sts & TX_FIRST_DESC) {
962 dma_unmap_single(mp->dev->dev.parent, desc->buf_ptr,
963 desc->byte_cnt, DMA_TO_DEVICE);
965 dma_unmap_page(mp->dev->dev.parent, desc->buf_ptr,
966 desc->byte_cnt, DMA_TO_DEVICE);
970 if (skb_queue_len(&mp->rx_recycle) <
972 skb_recycle_check(skb, mp->skb_size))
973 __skb_queue_head(&mp->rx_recycle, skb);
979 __netif_tx_unlock(nq);
981 if (reclaimed < budget)
982 mp->work_tx &= ~(1 << txq->index);
988 /* tx rate control **********************************************************/
990 * Set total maximum TX rate (shared by all TX queues for this port)
991 * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
993 static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
999 token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
1000 if (token_rate > 1023)
1003 mtu = (mp->dev->mtu + 255) >> 8;
1007 bucket_size = (burst + 255) >> 8;
1008 if (bucket_size > 65535)
1009 bucket_size = 65535;
1011 switch (mp->shared->tx_bw_control) {
1012 case TX_BW_CONTROL_OLD_LAYOUT:
1013 wrlp(mp, TX_BW_RATE, token_rate);
1014 wrlp(mp, TX_BW_MTU, mtu);
1015 wrlp(mp, TX_BW_BURST, bucket_size);
1017 case TX_BW_CONTROL_NEW_LAYOUT:
1018 wrlp(mp, TX_BW_RATE_MOVED, token_rate);
1019 wrlp(mp, TX_BW_MTU_MOVED, mtu);
1020 wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
1025 static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
1027 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1031 token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
1032 if (token_rate > 1023)
1035 bucket_size = (burst + 255) >> 8;
1036 if (bucket_size > 65535)
1037 bucket_size = 65535;
1039 wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
1040 wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
1043 static void txq_set_fixed_prio_mode(struct tx_queue *txq)
1045 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1050 * Turn on fixed priority mode.
1053 switch (mp->shared->tx_bw_control) {
1054 case TX_BW_CONTROL_OLD_LAYOUT:
1055 off = TXQ_FIX_PRIO_CONF;
1057 case TX_BW_CONTROL_NEW_LAYOUT:
1058 off = TXQ_FIX_PRIO_CONF_MOVED;
1063 val = rdlp(mp, off);
1064 val |= 1 << txq->index;
1069 static void txq_set_wrr(struct tx_queue *txq, int weight)
1071 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1076 * Turn off fixed priority mode.
1079 switch (mp->shared->tx_bw_control) {
1080 case TX_BW_CONTROL_OLD_LAYOUT:
1081 off = TXQ_FIX_PRIO_CONF;
1083 case TX_BW_CONTROL_NEW_LAYOUT:
1084 off = TXQ_FIX_PRIO_CONF_MOVED;
1089 val = rdlp(mp, off);
1090 val &= ~(1 << txq->index);
1094 * Configure WRR weight for this queue.
1097 val = rdlp(mp, off);
1098 val = (val & ~0xff) | (weight & 0xff);
1099 wrlp(mp, TXQ_BW_WRR_CONF(txq->index), val);
1104 /* mii management interface *************************************************/
1105 static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
1107 struct mv643xx_eth_shared_private *msp = dev_id;
1109 if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
1110 writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
1111 wake_up(&msp->smi_busy_wait);
1118 static int smi_is_done(struct mv643xx_eth_shared_private *msp)
1120 return !(readl(msp->base + SMI_REG) & SMI_BUSY);
1123 static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
1125 if (msp->err_interrupt == NO_IRQ) {
1128 for (i = 0; !smi_is_done(msp); i++) {
1137 if (!smi_is_done(msp)) {
1138 wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
1139 msecs_to_jiffies(100));
1140 if (!smi_is_done(msp))
1147 static int smi_bus_read(struct mii_bus *bus, int addr, int reg)
1149 struct mv643xx_eth_shared_private *msp = bus->priv;
1150 void __iomem *smi_reg = msp->base + SMI_REG;
1153 if (smi_wait_ready(msp)) {
1154 printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
1158 writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
1160 if (smi_wait_ready(msp)) {
1161 printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
1165 ret = readl(smi_reg);
1166 if (!(ret & SMI_READ_VALID)) {
1167 printk(KERN_WARNING "mv643xx_eth: SMI bus read not valid\n");
1171 return ret & 0xffff;
1174 static int smi_bus_write(struct mii_bus *bus, int addr, int reg, u16 val)
1176 struct mv643xx_eth_shared_private *msp = bus->priv;
1177 void __iomem *smi_reg = msp->base + SMI_REG;
1179 if (smi_wait_ready(msp)) {
1180 printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
1184 writel(SMI_OPCODE_WRITE | (reg << 21) |
1185 (addr << 16) | (val & 0xffff), smi_reg);
1187 if (smi_wait_ready(msp)) {
1188 printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
1196 /* statistics ***************************************************************/
1197 static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
1199 struct mv643xx_eth_private *mp = netdev_priv(dev);
1200 struct net_device_stats *stats = &dev->stats;
1201 unsigned long tx_packets = 0;
1202 unsigned long tx_bytes = 0;
1203 unsigned long tx_dropped = 0;
1206 for (i = 0; i < mp->txq_count; i++) {
1207 struct tx_queue *txq = mp->txq + i;
1209 tx_packets += txq->tx_packets;
1210 tx_bytes += txq->tx_bytes;
1211 tx_dropped += txq->tx_dropped;
1214 stats->tx_packets = tx_packets;
1215 stats->tx_bytes = tx_bytes;
1216 stats->tx_dropped = tx_dropped;
1221 static void mv643xx_eth_grab_lro_stats(struct mv643xx_eth_private *mp)
1223 u32 lro_aggregated = 0;
1224 u32 lro_flushed = 0;
1225 u32 lro_no_desc = 0;
1228 for (i = 0; i < mp->rxq_count; i++) {
1229 struct rx_queue *rxq = mp->rxq + i;
1231 lro_aggregated += rxq->lro_mgr.stats.aggregated;
1232 lro_flushed += rxq->lro_mgr.stats.flushed;
1233 lro_no_desc += rxq->lro_mgr.stats.no_desc;
1236 mp->lro_counters.lro_aggregated = lro_aggregated;
1237 mp->lro_counters.lro_flushed = lro_flushed;
1238 mp->lro_counters.lro_no_desc = lro_no_desc;
1241 static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
1243 return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
1246 static void mib_counters_clear(struct mv643xx_eth_private *mp)
1250 for (i = 0; i < 0x80; i += 4)
1254 static void mib_counters_update(struct mv643xx_eth_private *mp)
1256 struct mib_counters *p = &mp->mib_counters;
1258 spin_lock_bh(&mp->mib_counters_lock);
1259 p->good_octets_received += mib_read(mp, 0x00);
1260 p->bad_octets_received += mib_read(mp, 0x08);
1261 p->internal_mac_transmit_err += mib_read(mp, 0x0c);
1262 p->good_frames_received += mib_read(mp, 0x10);
1263 p->bad_frames_received += mib_read(mp, 0x14);
1264 p->broadcast_frames_received += mib_read(mp, 0x18);
1265 p->multicast_frames_received += mib_read(mp, 0x1c);
1266 p->frames_64_octets += mib_read(mp, 0x20);
1267 p->frames_65_to_127_octets += mib_read(mp, 0x24);
1268 p->frames_128_to_255_octets += mib_read(mp, 0x28);
1269 p->frames_256_to_511_octets += mib_read(mp, 0x2c);
1270 p->frames_512_to_1023_octets += mib_read(mp, 0x30);
1271 p->frames_1024_to_max_octets += mib_read(mp, 0x34);
1272 p->good_octets_sent += mib_read(mp, 0x38);
1273 p->good_frames_sent += mib_read(mp, 0x40);
1274 p->excessive_collision += mib_read(mp, 0x44);
1275 p->multicast_frames_sent += mib_read(mp, 0x48);
1276 p->broadcast_frames_sent += mib_read(mp, 0x4c);
1277 p->unrec_mac_control_received += mib_read(mp, 0x50);
1278 p->fc_sent += mib_read(mp, 0x54);
1279 p->good_fc_received += mib_read(mp, 0x58);
1280 p->bad_fc_received += mib_read(mp, 0x5c);
1281 p->undersize_received += mib_read(mp, 0x60);
1282 p->fragments_received += mib_read(mp, 0x64);
1283 p->oversize_received += mib_read(mp, 0x68);
1284 p->jabber_received += mib_read(mp, 0x6c);
1285 p->mac_receive_error += mib_read(mp, 0x70);
1286 p->bad_crc_event += mib_read(mp, 0x74);
1287 p->collision += mib_read(mp, 0x78);
1288 p->late_collision += mib_read(mp, 0x7c);
1289 spin_unlock_bh(&mp->mib_counters_lock);
1291 mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
1294 static void mib_counters_timer_wrapper(unsigned long _mp)
1296 struct mv643xx_eth_private *mp = (void *)_mp;
1298 mib_counters_update(mp);
1302 /* interrupt coalescing *****************************************************/
1304 * Hardware coalescing parameters are set in units of 64 t_clk
1307 * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
1309 * register_value = coal_delay_in_usec * t_clk_rate / 64000000
1311 * In the ->set*() methods, we round the computed register value
1312 * to the nearest integer.
1314 static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
1316 u32 val = rdlp(mp, SDMA_CONFIG);
1319 if (mp->shared->extended_rx_coal_limit)
1320 temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
1322 temp = (val & 0x003fff00) >> 8;
1325 do_div(temp, mp->shared->t_clk);
1327 return (unsigned int)temp;
1330 static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1335 temp = (u64)usec * mp->shared->t_clk;
1337 do_div(temp, 64000000);
1339 val = rdlp(mp, SDMA_CONFIG);
1340 if (mp->shared->extended_rx_coal_limit) {
1344 val |= (temp & 0x8000) << 10;
1345 val |= (temp & 0x7fff) << 7;
1350 val |= (temp & 0x3fff) << 8;
1352 wrlp(mp, SDMA_CONFIG, val);
1355 static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
1359 temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
1361 do_div(temp, mp->shared->t_clk);
1363 return (unsigned int)temp;
1366 static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1370 temp = (u64)usec * mp->shared->t_clk;
1372 do_div(temp, 64000000);
1377 wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
1381 /* ethtool ******************************************************************/
1382 struct mv643xx_eth_stats {
1383 char stat_string[ETH_GSTRING_LEN];
1390 { #m, FIELD_SIZEOF(struct net_device_stats, m), \
1391 offsetof(struct net_device, stats.m), -1 }
1393 #define MIBSTAT(m) \
1394 { #m, FIELD_SIZEOF(struct mib_counters, m), \
1395 -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
1397 #define LROSTAT(m) \
1398 { #m, FIELD_SIZEOF(struct lro_counters, m), \
1399 -1, offsetof(struct mv643xx_eth_private, lro_counters.m) }
1401 static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
1410 MIBSTAT(good_octets_received),
1411 MIBSTAT(bad_octets_received),
1412 MIBSTAT(internal_mac_transmit_err),
1413 MIBSTAT(good_frames_received),
1414 MIBSTAT(bad_frames_received),
1415 MIBSTAT(broadcast_frames_received),
1416 MIBSTAT(multicast_frames_received),
1417 MIBSTAT(frames_64_octets),
1418 MIBSTAT(frames_65_to_127_octets),
1419 MIBSTAT(frames_128_to_255_octets),
1420 MIBSTAT(frames_256_to_511_octets),
1421 MIBSTAT(frames_512_to_1023_octets),
1422 MIBSTAT(frames_1024_to_max_octets),
1423 MIBSTAT(good_octets_sent),
1424 MIBSTAT(good_frames_sent),
1425 MIBSTAT(excessive_collision),
1426 MIBSTAT(multicast_frames_sent),
1427 MIBSTAT(broadcast_frames_sent),
1428 MIBSTAT(unrec_mac_control_received),
1430 MIBSTAT(good_fc_received),
1431 MIBSTAT(bad_fc_received),
1432 MIBSTAT(undersize_received),
1433 MIBSTAT(fragments_received),
1434 MIBSTAT(oversize_received),
1435 MIBSTAT(jabber_received),
1436 MIBSTAT(mac_receive_error),
1437 MIBSTAT(bad_crc_event),
1439 MIBSTAT(late_collision),
1440 LROSTAT(lro_aggregated),
1441 LROSTAT(lro_flushed),
1442 LROSTAT(lro_no_desc),
1446 mv643xx_eth_get_settings_phy(struct mv643xx_eth_private *mp,
1447 struct ethtool_cmd *cmd)
1451 err = phy_read_status(mp->phy);
1453 err = phy_ethtool_gset(mp->phy, cmd);
1456 * The MAC does not support 1000baseT_Half.
1458 cmd->supported &= ~SUPPORTED_1000baseT_Half;
1459 cmd->advertising &= ~ADVERTISED_1000baseT_Half;
1465 mv643xx_eth_get_settings_phyless(struct mv643xx_eth_private *mp,
1466 struct ethtool_cmd *cmd)
1470 port_status = rdlp(mp, PORT_STATUS);
1472 cmd->supported = SUPPORTED_MII;
1473 cmd->advertising = ADVERTISED_MII;
1474 switch (port_status & PORT_SPEED_MASK) {
1476 cmd->speed = SPEED_10;
1478 case PORT_SPEED_100:
1479 cmd->speed = SPEED_100;
1481 case PORT_SPEED_1000:
1482 cmd->speed = SPEED_1000;
1488 cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
1489 cmd->port = PORT_MII;
1490 cmd->phy_address = 0;
1491 cmd->transceiver = XCVR_INTERNAL;
1492 cmd->autoneg = AUTONEG_DISABLE;
1500 mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1502 struct mv643xx_eth_private *mp = netdev_priv(dev);
1504 if (mp->phy != NULL)
1505 return mv643xx_eth_get_settings_phy(mp, cmd);
1507 return mv643xx_eth_get_settings_phyless(mp, cmd);
1511 mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1513 struct mv643xx_eth_private *mp = netdev_priv(dev);
1515 if (mp->phy == NULL)
1519 * The MAC does not support 1000baseT_Half.
1521 cmd->advertising &= ~ADVERTISED_1000baseT_Half;
1523 return phy_ethtool_sset(mp->phy, cmd);
1526 static void mv643xx_eth_get_drvinfo(struct net_device *dev,
1527 struct ethtool_drvinfo *drvinfo)
1529 strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
1530 strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
1531 strncpy(drvinfo->fw_version, "N/A", 32);
1532 strncpy(drvinfo->bus_info, "platform", 32);
1533 drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
1536 static int mv643xx_eth_nway_reset(struct net_device *dev)
1538 struct mv643xx_eth_private *mp = netdev_priv(dev);
1540 if (mp->phy == NULL)
1543 return genphy_restart_aneg(mp->phy);
1546 static u32 mv643xx_eth_get_link(struct net_device *dev)
1548 return !!netif_carrier_ok(dev);
1552 mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1554 struct mv643xx_eth_private *mp = netdev_priv(dev);
1556 ec->rx_coalesce_usecs = get_rx_coal(mp);
1557 ec->tx_coalesce_usecs = get_tx_coal(mp);
1563 mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1565 struct mv643xx_eth_private *mp = netdev_priv(dev);
1567 set_rx_coal(mp, ec->rx_coalesce_usecs);
1568 set_tx_coal(mp, ec->tx_coalesce_usecs);
1574 mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1576 struct mv643xx_eth_private *mp = netdev_priv(dev);
1578 er->rx_max_pending = 4096;
1579 er->tx_max_pending = 4096;
1580 er->rx_mini_max_pending = 0;
1581 er->rx_jumbo_max_pending = 0;
1583 er->rx_pending = mp->rx_ring_size;
1584 er->tx_pending = mp->tx_ring_size;
1585 er->rx_mini_pending = 0;
1586 er->rx_jumbo_pending = 0;
1590 mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1592 struct mv643xx_eth_private *mp = netdev_priv(dev);
1594 if (er->rx_mini_pending || er->rx_jumbo_pending)
1597 mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
1598 mp->tx_ring_size = er->tx_pending < 4096 ? er->tx_pending : 4096;
1600 if (netif_running(dev)) {
1601 mv643xx_eth_stop(dev);
1602 if (mv643xx_eth_open(dev)) {
1603 dev_printk(KERN_ERR, &dev->dev,
1604 "fatal error on re-opening device after "
1605 "ring param change\n");
1614 mv643xx_eth_get_rx_csum(struct net_device *dev)
1616 struct mv643xx_eth_private *mp = netdev_priv(dev);
1618 return !!(rdlp(mp, PORT_CONFIG) & 0x02000000);
1622 mv643xx_eth_set_rx_csum(struct net_device *dev, u32 rx_csum)
1624 struct mv643xx_eth_private *mp = netdev_priv(dev);
1626 wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
1631 static void mv643xx_eth_get_strings(struct net_device *dev,
1632 uint32_t stringset, uint8_t *data)
1636 if (stringset == ETH_SS_STATS) {
1637 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1638 memcpy(data + i * ETH_GSTRING_LEN,
1639 mv643xx_eth_stats[i].stat_string,
1645 static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
1646 struct ethtool_stats *stats,
1649 struct mv643xx_eth_private *mp = netdev_priv(dev);
1652 mv643xx_eth_get_stats(dev);
1653 mib_counters_update(mp);
1654 mv643xx_eth_grab_lro_stats(mp);
1656 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1657 const struct mv643xx_eth_stats *stat;
1660 stat = mv643xx_eth_stats + i;
1662 if (stat->netdev_off >= 0)
1663 p = ((void *)mp->dev) + stat->netdev_off;
1665 p = ((void *)mp) + stat->mp_off;
1667 data[i] = (stat->sizeof_stat == 8) ?
1668 *(uint64_t *)p : *(uint32_t *)p;
1672 static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
1674 if (sset == ETH_SS_STATS)
1675 return ARRAY_SIZE(mv643xx_eth_stats);
1680 static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
1681 .get_settings = mv643xx_eth_get_settings,
1682 .set_settings = mv643xx_eth_set_settings,
1683 .get_drvinfo = mv643xx_eth_get_drvinfo,
1684 .nway_reset = mv643xx_eth_nway_reset,
1685 .get_link = mv643xx_eth_get_link,
1686 .get_coalesce = mv643xx_eth_get_coalesce,
1687 .set_coalesce = mv643xx_eth_set_coalesce,
1688 .get_ringparam = mv643xx_eth_get_ringparam,
1689 .set_ringparam = mv643xx_eth_set_ringparam,
1690 .get_rx_csum = mv643xx_eth_get_rx_csum,
1691 .set_rx_csum = mv643xx_eth_set_rx_csum,
1692 .set_tx_csum = ethtool_op_set_tx_csum,
1693 .set_sg = ethtool_op_set_sg,
1694 .get_strings = mv643xx_eth_get_strings,
1695 .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
1696 .get_flags = ethtool_op_get_flags,
1697 .set_flags = ethtool_op_set_flags,
1698 .get_sset_count = mv643xx_eth_get_sset_count,
1702 /* address handling *********************************************************/
1703 static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
1705 unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
1706 unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
1708 addr[0] = (mac_h >> 24) & 0xff;
1709 addr[1] = (mac_h >> 16) & 0xff;
1710 addr[2] = (mac_h >> 8) & 0xff;
1711 addr[3] = mac_h & 0xff;
1712 addr[4] = (mac_l >> 8) & 0xff;
1713 addr[5] = mac_l & 0xff;
1716 static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
1718 wrlp(mp, MAC_ADDR_HIGH,
1719 (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
1720 wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
1723 static u32 uc_addr_filter_mask(struct net_device *dev)
1725 struct netdev_hw_addr *ha;
1728 if (dev->flags & IFF_PROMISC)
1731 nibbles = 1 << (dev->dev_addr[5] & 0x0f);
1732 list_for_each_entry(ha, &dev->uc_list, list) {
1733 if (memcmp(dev->dev_addr, ha->addr, 5))
1735 if ((dev->dev_addr[5] ^ ha->addr[5]) & 0xf0)
1738 nibbles |= 1 << (ha->addr[5] & 0x0f);
1744 static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
1746 struct mv643xx_eth_private *mp = netdev_priv(dev);
1751 uc_addr_set(mp, dev->dev_addr);
1753 port_config = rdlp(mp, PORT_CONFIG);
1754 nibbles = uc_addr_filter_mask(dev);
1756 port_config |= UNICAST_PROMISCUOUS_MODE;
1757 wrlp(mp, PORT_CONFIG, port_config);
1761 for (i = 0; i < 16; i += 4) {
1762 int off = UNICAST_TABLE(mp->port_num) + i;
1779 port_config &= ~UNICAST_PROMISCUOUS_MODE;
1780 wrlp(mp, PORT_CONFIG, port_config);
1783 static int addr_crc(unsigned char *addr)
1788 for (i = 0; i < 6; i++) {
1791 crc = (crc ^ addr[i]) << 8;
1792 for (j = 7; j >= 0; j--) {
1793 if (crc & (0x100 << j))
1801 static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
1803 struct mv643xx_eth_private *mp = netdev_priv(dev);
1806 struct dev_addr_list *addr;
1809 if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
1814 port_num = mp->port_num;
1815 accept = 0x01010101;
1816 for (i = 0; i < 0x100; i += 4) {
1817 wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
1818 wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
1823 mc_spec = kmalloc(0x200, GFP_ATOMIC);
1824 if (mc_spec == NULL)
1826 mc_other = mc_spec + (0x100 >> 2);
1828 memset(mc_spec, 0, 0x100);
1829 memset(mc_other, 0, 0x100);
1831 for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
1832 u8 *a = addr->da_addr;
1836 if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
1841 entry = addr_crc(a);
1844 table[entry >> 2] |= 1 << (8 * (entry & 3));
1847 for (i = 0; i < 0x100; i += 4) {
1848 wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, mc_spec[i >> 2]);
1849 wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, mc_other[i >> 2]);
1855 static void mv643xx_eth_set_rx_mode(struct net_device *dev)
1857 mv643xx_eth_program_unicast_filter(dev);
1858 mv643xx_eth_program_multicast_filter(dev);
1861 static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
1863 struct sockaddr *sa = addr;
1865 memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
1867 netif_addr_lock_bh(dev);
1868 mv643xx_eth_program_unicast_filter(dev);
1869 netif_addr_unlock_bh(dev);
1875 /* rx/tx queue initialisation ***********************************************/
1876 static int rxq_init(struct mv643xx_eth_private *mp, int index)
1878 struct rx_queue *rxq = mp->rxq + index;
1879 struct rx_desc *rx_desc;
1885 rxq->rx_ring_size = mp->rx_ring_size;
1887 rxq->rx_desc_count = 0;
1888 rxq->rx_curr_desc = 0;
1889 rxq->rx_used_desc = 0;
1891 size = rxq->rx_ring_size * sizeof(struct rx_desc);
1893 if (index == 0 && size <= mp->rx_desc_sram_size) {
1894 rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
1895 mp->rx_desc_sram_size);
1896 rxq->rx_desc_dma = mp->rx_desc_sram_addr;
1898 rxq->rx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
1899 size, &rxq->rx_desc_dma,
1903 if (rxq->rx_desc_area == NULL) {
1904 dev_printk(KERN_ERR, &mp->dev->dev,
1905 "can't allocate rx ring (%d bytes)\n", size);
1908 memset(rxq->rx_desc_area, 0, size);
1910 rxq->rx_desc_area_size = size;
1911 rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
1913 if (rxq->rx_skb == NULL) {
1914 dev_printk(KERN_ERR, &mp->dev->dev,
1915 "can't allocate rx skb ring\n");
1919 rx_desc = (struct rx_desc *)rxq->rx_desc_area;
1920 for (i = 0; i < rxq->rx_ring_size; i++) {
1924 if (nexti == rxq->rx_ring_size)
1927 rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
1928 nexti * sizeof(struct rx_desc);
1931 rxq->lro_mgr.dev = mp->dev;
1932 memset(&rxq->lro_mgr.stats, 0, sizeof(rxq->lro_mgr.stats));
1933 rxq->lro_mgr.features = LRO_F_NAPI;
1934 rxq->lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
1935 rxq->lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
1936 rxq->lro_mgr.max_desc = ARRAY_SIZE(rxq->lro_arr);
1937 rxq->lro_mgr.max_aggr = 32;
1938 rxq->lro_mgr.frag_align_pad = 0;
1939 rxq->lro_mgr.lro_arr = rxq->lro_arr;
1940 rxq->lro_mgr.get_skb_header = mv643xx_get_skb_header;
1942 memset(&rxq->lro_arr, 0, sizeof(rxq->lro_arr));
1948 if (index == 0 && size <= mp->rx_desc_sram_size)
1949 iounmap(rxq->rx_desc_area);
1951 dma_free_coherent(mp->dev->dev.parent, size,
1959 static void rxq_deinit(struct rx_queue *rxq)
1961 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
1966 for (i = 0; i < rxq->rx_ring_size; i++) {
1967 if (rxq->rx_skb[i]) {
1968 dev_kfree_skb(rxq->rx_skb[i]);
1969 rxq->rx_desc_count--;
1973 if (rxq->rx_desc_count) {
1974 dev_printk(KERN_ERR, &mp->dev->dev,
1975 "error freeing rx ring -- %d skbs stuck\n",
1976 rxq->rx_desc_count);
1979 if (rxq->index == 0 &&
1980 rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
1981 iounmap(rxq->rx_desc_area);
1983 dma_free_coherent(mp->dev->dev.parent, rxq->rx_desc_area_size,
1984 rxq->rx_desc_area, rxq->rx_desc_dma);
1989 static int txq_init(struct mv643xx_eth_private *mp, int index)
1991 struct tx_queue *txq = mp->txq + index;
1992 struct tx_desc *tx_desc;
1998 txq->tx_ring_size = mp->tx_ring_size;
2000 txq->tx_desc_count = 0;
2001 txq->tx_curr_desc = 0;
2002 txq->tx_used_desc = 0;
2004 size = txq->tx_ring_size * sizeof(struct tx_desc);
2006 if (index == 0 && size <= mp->tx_desc_sram_size) {
2007 txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
2008 mp->tx_desc_sram_size);
2009 txq->tx_desc_dma = mp->tx_desc_sram_addr;
2011 txq->tx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
2012 size, &txq->tx_desc_dma,
2016 if (txq->tx_desc_area == NULL) {
2017 dev_printk(KERN_ERR, &mp->dev->dev,
2018 "can't allocate tx ring (%d bytes)\n", size);
2021 memset(txq->tx_desc_area, 0, size);
2023 txq->tx_desc_area_size = size;
2025 tx_desc = (struct tx_desc *)txq->tx_desc_area;
2026 for (i = 0; i < txq->tx_ring_size; i++) {
2027 struct tx_desc *txd = tx_desc + i;
2031 if (nexti == txq->tx_ring_size)
2035 txd->next_desc_ptr = txq->tx_desc_dma +
2036 nexti * sizeof(struct tx_desc);
2039 skb_queue_head_init(&txq->tx_skb);
2044 static void txq_deinit(struct tx_queue *txq)
2046 struct mv643xx_eth_private *mp = txq_to_mp(txq);
2049 txq_reclaim(txq, txq->tx_ring_size, 1);
2051 BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
2053 if (txq->index == 0 &&
2054 txq->tx_desc_area_size <= mp->tx_desc_sram_size)
2055 iounmap(txq->tx_desc_area);
2057 dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
2058 txq->tx_desc_area, txq->tx_desc_dma);
2062 /* netdev ops and related ***************************************************/
2063 static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
2068 int_cause = rdlp(mp, INT_CAUSE) & mp->int_mask;
2073 if (int_cause & INT_EXT) {
2074 int_cause &= ~INT_EXT;
2075 int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
2079 wrlp(mp, INT_CAUSE, ~int_cause);
2080 mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
2081 ~(rdlp(mp, TXQ_COMMAND) & 0xff);
2082 mp->work_rx |= (int_cause & INT_RX) >> 2;
2085 int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
2086 if (int_cause_ext) {
2087 wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
2088 if (int_cause_ext & INT_EXT_LINK_PHY)
2090 mp->work_tx |= int_cause_ext & INT_EXT_TX;
2096 static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
2098 struct net_device *dev = (struct net_device *)dev_id;
2099 struct mv643xx_eth_private *mp = netdev_priv(dev);
2101 if (unlikely(!mv643xx_eth_collect_events(mp)))
2104 wrlp(mp, INT_MASK, 0);
2105 napi_schedule(&mp->napi);
2110 static void handle_link_event(struct mv643xx_eth_private *mp)
2112 struct net_device *dev = mp->dev;
2118 port_status = rdlp(mp, PORT_STATUS);
2119 if (!(port_status & LINK_UP)) {
2120 if (netif_carrier_ok(dev)) {
2123 printk(KERN_INFO "%s: link down\n", dev->name);
2125 netif_carrier_off(dev);
2127 for (i = 0; i < mp->txq_count; i++) {
2128 struct tx_queue *txq = mp->txq + i;
2130 txq_reclaim(txq, txq->tx_ring_size, 1);
2131 txq_reset_hw_ptr(txq);
2137 switch (port_status & PORT_SPEED_MASK) {
2141 case PORT_SPEED_100:
2144 case PORT_SPEED_1000:
2151 duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
2152 fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
2154 printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
2155 "flow control %sabled\n", dev->name,
2156 speed, duplex ? "full" : "half",
2159 if (!netif_carrier_ok(dev))
2160 netif_carrier_on(dev);
2163 static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
2165 struct mv643xx_eth_private *mp;
2168 mp = container_of(napi, struct mv643xx_eth_private, napi);
2170 if (unlikely(mp->oom)) {
2172 del_timer(&mp->rx_oom);
2176 while (work_done < budget) {
2181 if (mp->work_link) {
2183 handle_link_event(mp);
2188 queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx;
2189 if (likely(!mp->oom))
2190 queue_mask |= mp->work_rx_refill;
2193 if (mv643xx_eth_collect_events(mp))
2198 queue = fls(queue_mask) - 1;
2199 queue_mask = 1 << queue;
2201 work_tbd = budget - work_done;
2205 if (mp->work_tx_end & queue_mask) {
2206 txq_kick(mp->txq + queue);
2207 } else if (mp->work_tx & queue_mask) {
2208 work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
2209 txq_maybe_wake(mp->txq + queue);
2210 } else if (mp->work_rx & queue_mask) {
2211 work_done += rxq_process(mp->rxq + queue, work_tbd);
2212 } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) {
2213 work_done += rxq_refill(mp->rxq + queue, work_tbd);
2219 if (work_done < budget) {
2221 mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
2222 napi_complete(napi);
2223 wrlp(mp, INT_MASK, mp->int_mask);
2229 static inline void oom_timer_wrapper(unsigned long data)
2231 struct mv643xx_eth_private *mp = (void *)data;
2233 napi_schedule(&mp->napi);
2236 static void phy_reset(struct mv643xx_eth_private *mp)
2240 data = phy_read(mp->phy, MII_BMCR);
2245 if (phy_write(mp->phy, MII_BMCR, data) < 0)
2249 data = phy_read(mp->phy, MII_BMCR);
2250 } while (data >= 0 && data & BMCR_RESET);
2253 static void port_start(struct mv643xx_eth_private *mp)
2259 * Perform PHY reset, if there is a PHY.
2261 if (mp->phy != NULL) {
2262 struct ethtool_cmd cmd;
2264 mv643xx_eth_get_settings(mp->dev, &cmd);
2266 mv643xx_eth_set_settings(mp->dev, &cmd);
2270 * Configure basic link parameters.
2272 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
2274 pscr |= SERIAL_PORT_ENABLE;
2275 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2277 pscr |= DO_NOT_FORCE_LINK_FAIL;
2278 if (mp->phy == NULL)
2279 pscr |= FORCE_LINK_PASS;
2280 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2283 * Configure TX path and queues.
2285 tx_set_rate(mp, 1000000000, 16777216);
2286 for (i = 0; i < mp->txq_count; i++) {
2287 struct tx_queue *txq = mp->txq + i;
2289 txq_reset_hw_ptr(txq);
2290 txq_set_rate(txq, 1000000000, 16777216);
2291 txq_set_fixed_prio_mode(txq);
2295 * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
2296 * frames to RX queue #0, and include the pseudo-header when
2297 * calculating receive checksums.
2299 wrlp(mp, PORT_CONFIG, 0x02000000);
2302 * Treat BPDUs as normal multicasts, and disable partition mode.
2304 wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
2307 * Add configured unicast addresses to address filter table.
2309 mv643xx_eth_program_unicast_filter(mp->dev);
2312 * Enable the receive queues.
2314 for (i = 0; i < mp->rxq_count; i++) {
2315 struct rx_queue *rxq = mp->rxq + i;
2318 addr = (u32)rxq->rx_desc_dma;
2319 addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
2320 wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
2326 static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
2331 * Reserve 2+14 bytes for an ethernet header (the hardware
2332 * automatically prepends 2 bytes of dummy data to each
2333 * received packet), 16 bytes for up to four VLAN tags, and
2334 * 4 bytes for the trailing FCS -- 36 bytes total.
2336 skb_size = mp->dev->mtu + 36;
2339 * Make sure that the skb size is a multiple of 8 bytes, as
2340 * the lower three bits of the receive descriptor's buffer
2341 * size field are ignored by the hardware.
2343 mp->skb_size = (skb_size + 7) & ~7;
2346 * If NET_SKB_PAD is smaller than a cache line,
2347 * netdev_alloc_skb() will cause skb->data to be misaligned
2348 * to a cache line boundary. If this is the case, include
2349 * some extra space to allow re-aligning the data area.
2351 mp->skb_size += SKB_DMA_REALIGN;
2354 static int mv643xx_eth_open(struct net_device *dev)
2356 struct mv643xx_eth_private *mp = netdev_priv(dev);
2360 wrlp(mp, INT_CAUSE, 0);
2361 wrlp(mp, INT_CAUSE_EXT, 0);
2362 rdlp(mp, INT_CAUSE_EXT);
2364 err = request_irq(dev->irq, mv643xx_eth_irq,
2365 IRQF_SHARED, dev->name, dev);
2367 dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
2371 mv643xx_eth_recalc_skb_size(mp);
2373 napi_enable(&mp->napi);
2375 skb_queue_head_init(&mp->rx_recycle);
2377 mp->int_mask = INT_EXT;
2379 for (i = 0; i < mp->rxq_count; i++) {
2380 err = rxq_init(mp, i);
2383 rxq_deinit(mp->rxq + i);
2387 rxq_refill(mp->rxq + i, INT_MAX);
2388 mp->int_mask |= INT_RX_0 << i;
2392 mp->rx_oom.expires = jiffies + (HZ / 10);
2393 add_timer(&mp->rx_oom);
2396 for (i = 0; i < mp->txq_count; i++) {
2397 err = txq_init(mp, i);
2400 txq_deinit(mp->txq + i);
2403 mp->int_mask |= INT_TX_END_0 << i;
2408 wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
2409 wrlp(mp, INT_MASK, mp->int_mask);
2415 for (i = 0; i < mp->rxq_count; i++)
2416 rxq_deinit(mp->rxq + i);
2418 free_irq(dev->irq, dev);
2423 static void port_reset(struct mv643xx_eth_private *mp)
2428 for (i = 0; i < mp->rxq_count; i++)
2429 rxq_disable(mp->rxq + i);
2430 for (i = 0; i < mp->txq_count; i++)
2431 txq_disable(mp->txq + i);
2434 u32 ps = rdlp(mp, PORT_STATUS);
2436 if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
2441 /* Reset the Enable bit in the Configuration Register */
2442 data = rdlp(mp, PORT_SERIAL_CONTROL);
2443 data &= ~(SERIAL_PORT_ENABLE |
2444 DO_NOT_FORCE_LINK_FAIL |
2446 wrlp(mp, PORT_SERIAL_CONTROL, data);
2449 static int mv643xx_eth_stop(struct net_device *dev)
2451 struct mv643xx_eth_private *mp = netdev_priv(dev);
2454 wrlp(mp, INT_MASK_EXT, 0x00000000);
2455 wrlp(mp, INT_MASK, 0x00000000);
2458 napi_disable(&mp->napi);
2460 del_timer_sync(&mp->rx_oom);
2462 netif_carrier_off(dev);
2464 free_irq(dev->irq, dev);
2467 mv643xx_eth_get_stats(dev);
2468 mib_counters_update(mp);
2469 del_timer_sync(&mp->mib_counters_timer);
2471 skb_queue_purge(&mp->rx_recycle);
2473 for (i = 0; i < mp->rxq_count; i++)
2474 rxq_deinit(mp->rxq + i);
2475 for (i = 0; i < mp->txq_count; i++)
2476 txq_deinit(mp->txq + i);
2481 static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2483 struct mv643xx_eth_private *mp = netdev_priv(dev);
2485 if (mp->phy != NULL)
2486 return phy_mii_ioctl(mp->phy, if_mii(ifr), cmd);
2491 static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
2493 struct mv643xx_eth_private *mp = netdev_priv(dev);
2495 if (new_mtu < 64 || new_mtu > 9500)
2499 mv643xx_eth_recalc_skb_size(mp);
2500 tx_set_rate(mp, 1000000000, 16777216);
2502 if (!netif_running(dev))
2506 * Stop and then re-open the interface. This will allocate RX
2507 * skbs of the new MTU.
2508 * There is a possible danger that the open will not succeed,
2509 * due to memory being full.
2511 mv643xx_eth_stop(dev);
2512 if (mv643xx_eth_open(dev)) {
2513 dev_printk(KERN_ERR, &dev->dev,
2514 "fatal error on re-opening device after "
2521 static void tx_timeout_task(struct work_struct *ugly)
2523 struct mv643xx_eth_private *mp;
2525 mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
2526 if (netif_running(mp->dev)) {
2527 netif_tx_stop_all_queues(mp->dev);
2530 netif_tx_wake_all_queues(mp->dev);
2534 static void mv643xx_eth_tx_timeout(struct net_device *dev)
2536 struct mv643xx_eth_private *mp = netdev_priv(dev);
2538 dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
2540 schedule_work(&mp->tx_timeout_task);
2543 #ifdef CONFIG_NET_POLL_CONTROLLER
2544 static void mv643xx_eth_netpoll(struct net_device *dev)
2546 struct mv643xx_eth_private *mp = netdev_priv(dev);
2548 wrlp(mp, INT_MASK, 0x00000000);
2551 mv643xx_eth_irq(dev->irq, dev);
2553 wrlp(mp, INT_MASK, mp->int_mask);
2558 /* platform glue ************************************************************/
2560 mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
2561 struct mbus_dram_target_info *dram)
2563 void __iomem *base = msp->base;
2568 for (i = 0; i < 6; i++) {
2569 writel(0, base + WINDOW_BASE(i));
2570 writel(0, base + WINDOW_SIZE(i));
2572 writel(0, base + WINDOW_REMAP_HIGH(i));
2578 for (i = 0; i < dram->num_cs; i++) {
2579 struct mbus_dram_window *cs = dram->cs + i;
2581 writel((cs->base & 0xffff0000) |
2582 (cs->mbus_attr << 8) |
2583 dram->mbus_dram_target_id, base + WINDOW_BASE(i));
2584 writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
2586 win_enable &= ~(1 << i);
2587 win_protect |= 3 << (2 * i);
2590 writel(win_enable, base + WINDOW_BAR_ENABLE);
2591 msp->win_protect = win_protect;
2594 static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
2597 * Check whether we have a 14-bit coal limit field in bits
2598 * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
2599 * SDMA config register.
2601 writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
2602 if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
2603 msp->extended_rx_coal_limit = 1;
2605 msp->extended_rx_coal_limit = 0;
2608 * Check whether the MAC supports TX rate control, and if
2609 * yes, whether its associated registers are in the old or
2612 writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
2613 if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
2614 msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
2616 writel(7, msp->base + 0x0400 + TX_BW_RATE);
2617 if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
2618 msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
2620 msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
2624 static int mv643xx_eth_shared_probe(struct platform_device *pdev)
2626 static int mv643xx_eth_version_printed;
2627 struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
2628 struct mv643xx_eth_shared_private *msp;
2629 struct resource *res;
2632 if (!mv643xx_eth_version_printed++)
2633 printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
2634 "driver version %s\n", mv643xx_eth_driver_version);
2637 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2642 msp = kmalloc(sizeof(*msp), GFP_KERNEL);
2645 memset(msp, 0, sizeof(*msp));
2647 msp->base = ioremap(res->start, res->end - res->start + 1);
2648 if (msp->base == NULL)
2652 * Set up and register SMI bus.
2654 if (pd == NULL || pd->shared_smi == NULL) {
2655 msp->smi_bus = mdiobus_alloc();
2656 if (msp->smi_bus == NULL)
2659 msp->smi_bus->priv = msp;
2660 msp->smi_bus->name = "mv643xx_eth smi";
2661 msp->smi_bus->read = smi_bus_read;
2662 msp->smi_bus->write = smi_bus_write,
2663 snprintf(msp->smi_bus->id, MII_BUS_ID_SIZE, "%d", pdev->id);
2664 msp->smi_bus->parent = &pdev->dev;
2665 msp->smi_bus->phy_mask = 0xffffffff;
2666 if (mdiobus_register(msp->smi_bus) < 0)
2667 goto out_free_mii_bus;
2670 msp->smi = platform_get_drvdata(pd->shared_smi);
2673 msp->err_interrupt = NO_IRQ;
2674 init_waitqueue_head(&msp->smi_busy_wait);
2677 * Check whether the error interrupt is hooked up.
2679 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2683 err = request_irq(res->start, mv643xx_eth_err_irq,
2684 IRQF_SHARED, "mv643xx_eth", msp);
2686 writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
2687 msp->err_interrupt = res->start;
2692 * (Re-)program MBUS remapping windows if we are asked to.
2694 if (pd != NULL && pd->dram != NULL)
2695 mv643xx_eth_conf_mbus_windows(msp, pd->dram);
2698 * Detect hardware parameters.
2700 msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
2701 infer_hw_params(msp);
2703 platform_set_drvdata(pdev, msp);
2708 mdiobus_free(msp->smi_bus);
2717 static int mv643xx_eth_shared_remove(struct platform_device *pdev)
2719 struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
2720 struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
2722 if (pd == NULL || pd->shared_smi == NULL) {
2723 mdiobus_unregister(msp->smi_bus);
2724 mdiobus_free(msp->smi_bus);
2726 if (msp->err_interrupt != NO_IRQ)
2727 free_irq(msp->err_interrupt, msp);
2734 static struct platform_driver mv643xx_eth_shared_driver = {
2735 .probe = mv643xx_eth_shared_probe,
2736 .remove = mv643xx_eth_shared_remove,
2738 .name = MV643XX_ETH_SHARED_NAME,
2739 .owner = THIS_MODULE,
2743 static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
2745 int addr_shift = 5 * mp->port_num;
2748 data = rdl(mp, PHY_ADDR);
2749 data &= ~(0x1f << addr_shift);
2750 data |= (phy_addr & 0x1f) << addr_shift;
2751 wrl(mp, PHY_ADDR, data);
2754 static int phy_addr_get(struct mv643xx_eth_private *mp)
2758 data = rdl(mp, PHY_ADDR);
2760 return (data >> (5 * mp->port_num)) & 0x1f;
2763 static void set_params(struct mv643xx_eth_private *mp,
2764 struct mv643xx_eth_platform_data *pd)
2766 struct net_device *dev = mp->dev;
2768 if (is_valid_ether_addr(pd->mac_addr))
2769 memcpy(dev->dev_addr, pd->mac_addr, 6);
2771 uc_addr_get(mp, dev->dev_addr);
2773 mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
2774 if (pd->rx_queue_size)
2775 mp->rx_ring_size = pd->rx_queue_size;
2776 mp->rx_desc_sram_addr = pd->rx_sram_addr;
2777 mp->rx_desc_sram_size = pd->rx_sram_size;
2779 mp->rxq_count = pd->rx_queue_count ? : 1;
2781 mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
2782 if (pd->tx_queue_size)
2783 mp->tx_ring_size = pd->tx_queue_size;
2784 mp->tx_desc_sram_addr = pd->tx_sram_addr;
2785 mp->tx_desc_sram_size = pd->tx_sram_size;
2787 mp->txq_count = pd->tx_queue_count ? : 1;
2790 static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
2793 struct mii_bus *bus = mp->shared->smi->smi_bus;
2794 struct phy_device *phydev;
2799 if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
2800 start = phy_addr_get(mp) & 0x1f;
2803 start = phy_addr & 0x1f;
2808 for (i = 0; i < num; i++) {
2809 int addr = (start + i) & 0x1f;
2811 if (bus->phy_map[addr] == NULL)
2812 mdiobus_scan(bus, addr);
2814 if (phydev == NULL) {
2815 phydev = bus->phy_map[addr];
2817 phy_addr_set(mp, addr);
2824 static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
2826 struct phy_device *phy = mp->phy;
2830 phy_attach(mp->dev, dev_name(&phy->dev), 0, PHY_INTERFACE_MODE_GMII);
2833 phy->autoneg = AUTONEG_ENABLE;
2836 phy->advertising = phy->supported | ADVERTISED_Autoneg;
2838 phy->autoneg = AUTONEG_DISABLE;
2839 phy->advertising = 0;
2841 phy->duplex = duplex;
2843 phy_start_aneg(phy);
2846 static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
2850 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
2851 if (pscr & SERIAL_PORT_ENABLE) {
2852 pscr &= ~SERIAL_PORT_ENABLE;
2853 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2856 pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
2857 if (mp->phy == NULL) {
2858 pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
2859 if (speed == SPEED_1000)
2860 pscr |= SET_GMII_SPEED_TO_1000;
2861 else if (speed == SPEED_100)
2862 pscr |= SET_MII_SPEED_TO_100;
2864 pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
2866 pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
2867 if (duplex == DUPLEX_FULL)
2868 pscr |= SET_FULL_DUPLEX_MODE;
2871 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2874 static const struct net_device_ops mv643xx_eth_netdev_ops = {
2875 .ndo_open = mv643xx_eth_open,
2876 .ndo_stop = mv643xx_eth_stop,
2877 .ndo_start_xmit = mv643xx_eth_xmit,
2878 .ndo_set_rx_mode = mv643xx_eth_set_rx_mode,
2879 .ndo_set_mac_address = mv643xx_eth_set_mac_address,
2880 .ndo_do_ioctl = mv643xx_eth_ioctl,
2881 .ndo_change_mtu = mv643xx_eth_change_mtu,
2882 .ndo_tx_timeout = mv643xx_eth_tx_timeout,
2883 .ndo_get_stats = mv643xx_eth_get_stats,
2884 #ifdef CONFIG_NET_POLL_CONTROLLER
2885 .ndo_poll_controller = mv643xx_eth_netpoll,
2889 static int mv643xx_eth_probe(struct platform_device *pdev)
2891 struct mv643xx_eth_platform_data *pd;
2892 struct mv643xx_eth_private *mp;
2893 struct net_device *dev;
2894 struct resource *res;
2897 pd = pdev->dev.platform_data;
2899 dev_printk(KERN_ERR, &pdev->dev,
2900 "no mv643xx_eth_platform_data\n");
2904 if (pd->shared == NULL) {
2905 dev_printk(KERN_ERR, &pdev->dev,
2906 "no mv643xx_eth_platform_data->shared\n");
2910 dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
2914 mp = netdev_priv(dev);
2915 platform_set_drvdata(pdev, mp);
2917 mp->shared = platform_get_drvdata(pd->shared);
2918 mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
2919 mp->port_num = pd->port_number;
2924 dev->real_num_tx_queues = mp->txq_count;
2926 if (pd->phy_addr != MV643XX_ETH_PHY_NONE)
2927 mp->phy = phy_scan(mp, pd->phy_addr);
2929 if (mp->phy != NULL)
2930 phy_init(mp, pd->speed, pd->duplex);
2932 SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
2934 init_pscr(mp, pd->speed, pd->duplex);
2937 mib_counters_clear(mp);
2939 init_timer(&mp->mib_counters_timer);
2940 mp->mib_counters_timer.data = (unsigned long)mp;
2941 mp->mib_counters_timer.function = mib_counters_timer_wrapper;
2942 mp->mib_counters_timer.expires = jiffies + 30 * HZ;
2943 add_timer(&mp->mib_counters_timer);
2945 spin_lock_init(&mp->mib_counters_lock);
2947 INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
2949 netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
2951 init_timer(&mp->rx_oom);
2952 mp->rx_oom.data = (unsigned long)mp;
2953 mp->rx_oom.function = oom_timer_wrapper;
2956 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2958 dev->irq = res->start;
2960 dev->netdev_ops = &mv643xx_eth_netdev_ops;
2962 dev->watchdog_timeo = 2 * HZ;
2965 dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
2966 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
2968 SET_NETDEV_DEV(dev, &pdev->dev);
2970 if (mp->shared->win_protect)
2971 wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
2973 netif_carrier_off(dev);
2975 wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
2977 set_rx_coal(mp, 250);
2980 err = register_netdev(dev);
2984 dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %pM\n",
2985 mp->port_num, dev->dev_addr);
2987 if (mp->tx_desc_sram_size > 0)
2988 dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
2998 static int mv643xx_eth_remove(struct platform_device *pdev)
3000 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
3002 unregister_netdev(mp->dev);
3003 if (mp->phy != NULL)
3004 phy_detach(mp->phy);
3005 flush_scheduled_work();
3006 free_netdev(mp->dev);
3008 platform_set_drvdata(pdev, NULL);
3013 static void mv643xx_eth_shutdown(struct platform_device *pdev)
3015 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
3017 /* Mask all interrupts on ethernet port */
3018 wrlp(mp, INT_MASK, 0);
3021 if (netif_running(mp->dev))
3025 static struct platform_driver mv643xx_eth_driver = {
3026 .probe = mv643xx_eth_probe,
3027 .remove = mv643xx_eth_remove,
3028 .shutdown = mv643xx_eth_shutdown,
3030 .name = MV643XX_ETH_NAME,
3031 .owner = THIS_MODULE,
3035 static int __init mv643xx_eth_init_module(void)
3039 rc = platform_driver_register(&mv643xx_eth_shared_driver);
3041 rc = platform_driver_register(&mv643xx_eth_driver);
3043 platform_driver_unregister(&mv643xx_eth_shared_driver);
3048 module_init(mv643xx_eth_init_module);
3050 static void __exit mv643xx_eth_cleanup_module(void)
3052 platform_driver_unregister(&mv643xx_eth_driver);
3053 platform_driver_unregister(&mv643xx_eth_shared_driver);
3055 module_exit(mv643xx_eth_cleanup_module);
3057 MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
3058 "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
3059 MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
3060 MODULE_LICENSE("GPL");
3061 MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
3062 MODULE_ALIAS("platform:" MV643XX_ETH_NAME);