2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License as published by the
4 * Free Software Foundation; either version 2 of the License, or (at your
5 * option) any later version.
7 * Copyright (C) 2003, 04 Ralf Baechle (ralf@linux-mips.org)
9 #include <linux/kernel.h>
11 #include <linux/bootmem.h>
12 #include <linux/init.h>
13 #include <linux/types.h>
14 #include <linux/pci.h>
17 * Indicate whether we respect the PCI setup left by the firmware.
19 * Make this long-lived so that we know when shutting down
20 * whether we probed only or not.
24 #define PCI_ASSIGN_ALL_BUSSES 1
26 unsigned int pci_probe = PCI_ASSIGN_ALL_BUSSES;
29 * The PCI controller list.
32 static struct pci_controller *hose_head, **hose_tail = &hose_head;
34 unsigned long PCIBIOS_MIN_IO = 0x0000;
35 unsigned long PCIBIOS_MIN_MEM = 0;
38 * We need to avoid collisions with `mirrored' VGA ports
39 * and other strange ISA hardware, so we always want the
40 * addresses to be allocated in the 0x000-0x0ff region
43 * Why? Because some silly external IO cards only decode
44 * the low 10 bits of the IO address. The 0x00-0xff region
45 * is reserved for motherboard devices that decode all 16
46 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
47 * but we want to try to avoid allocating at 0x2900-0x2bff
48 * which might have be mirrored at 0x0100-0x03ff..
51 pcibios_align_resource(void *data, struct resource *res,
52 resource_size_t size, resource_size_t align)
54 struct pci_dev *dev = data;
55 struct pci_controller *hose = dev->sysdata;
56 resource_size_t start = res->start;
58 if (res->flags & IORESOURCE_IO) {
59 /* Make sure we start at our min on all hoses */
60 if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
61 start = PCIBIOS_MIN_IO + hose->io_resource->start;
64 * Put everything into 0x00-0xff region modulo 0x400
67 start = (start + 0x3ff) & ~0x3ff;
68 } else if (res->flags & IORESOURCE_MEM) {
69 /* Make sure we start at our min on all hoses */
70 if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
71 start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
77 void __devinit register_pci_controller(struct pci_controller *hose)
79 if (request_resource(&iomem_resource, hose->mem_resource) < 0)
81 if (request_resource(&ioport_resource, hose->io_resource) < 0) {
82 release_resource(hose->mem_resource);
87 hose_tail = &hose->next;
90 * Do not panic here but later - this might hapen before console init.
92 if (!hose->io_map_base) {
94 "registering PCI controller with io_map_base unset\n");
100 "Skipping PCI bus scan due to resource conflict\n");
103 /* Most MIPS systems have straight-forward swizzling needs. */
105 static inline u8 bridge_swizzle(u8 pin, u8 slot)
107 return (((pin - 1) + slot) % 4) + 1;
110 static u8 __init common_swizzle(struct pci_dev *dev, u8 *pinp)
114 while (dev->bus->parent) {
115 pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn));
116 /* Move up the chain of bridges. */
117 dev = dev->bus->self;
121 /* The slot is the slot of the last bridge. */
122 return PCI_SLOT(dev->devfn);
125 static int __init pcibios_init(void)
127 struct pci_controller *hose;
130 int need_domain_info = 0;
132 /* Scan all of the recorded PCI controllers. */
133 for (next_busno = 0, hose = hose_head; hose; hose = hose->next) {
136 PCI_DMA_BUS_IS_PHYS = 1;
138 if (hose->get_busno && pci_probe_only)
139 next_busno = (*hose->get_busno)();
141 bus = pci_scan_bus(next_busno, hose->pci_ops, hose);
143 need_domain_info = need_domain_info || hose->index;
144 hose->need_domain_info = need_domain_info;
146 next_busno = bus->subordinate + 1;
147 /* Don't allow 8-bit bus number overflow inside the hose -
148 reserve some space for bridges. */
149 if (next_busno > 224) {
151 need_domain_info = 1;
157 pci_assign_unassigned_resources();
158 pci_fixup_irqs(common_swizzle, pcibios_map_irq);
163 subsys_initcall(pcibios_init);
165 static int pcibios_enable_resources(struct pci_dev *dev, int mask)
171 pci_read_config_word(dev, PCI_COMMAND, &cmd);
173 for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
174 /* Only set up the requested stuff */
175 if (!(mask & (1<<idx)))
178 r = &dev->resource[idx];
179 if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
181 if ((idx == PCI_ROM_RESOURCE) &&
182 (!(r->flags & IORESOURCE_ROM_ENABLE)))
184 if (!r->start && r->end) {
185 printk(KERN_ERR "PCI: Device %s not available "
186 "because of resource collisions\n",
190 if (r->flags & IORESOURCE_IO)
191 cmd |= PCI_COMMAND_IO;
192 if (r->flags & IORESOURCE_MEM)
193 cmd |= PCI_COMMAND_MEMORY;
195 if (cmd != old_cmd) {
196 printk("PCI: Enabling device %s (%04x -> %04x)\n",
197 pci_name(dev), old_cmd, cmd);
198 pci_write_config_word(dev, PCI_COMMAND, cmd);
204 * If we set up a device for bus mastering, we need to check the latency
205 * timer as certain crappy BIOSes forget to set it properly.
207 static unsigned int pcibios_max_latency = 255;
209 void pcibios_set_master(struct pci_dev *dev)
212 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
214 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
215 else if (lat > pcibios_max_latency)
216 lat = pcibios_max_latency;
219 printk(KERN_DEBUG "PCI: Setting latency timer of device %s to %d\n",
221 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
224 unsigned int pcibios_assign_all_busses(void)
226 return (pci_probe & PCI_ASSIGN_ALL_BUSSES) ? 1 : 0;
229 int pcibios_enable_device(struct pci_dev *dev, int mask)
233 if ((err = pcibios_enable_resources(dev, mask)) < 0)
236 return pcibios_plat_dev_init(dev);
239 static void pcibios_fixup_device_resources(struct pci_dev *dev,
242 /* Update device resources. */
243 struct pci_controller *hose = (struct pci_controller *)bus->sysdata;
244 unsigned long offset = 0;
247 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
248 if (!dev->resource[i].start)
250 if (dev->resource[i].flags & IORESOURCE_PCI_FIXED)
252 if (dev->resource[i].flags & IORESOURCE_IO)
253 offset = hose->io_offset;
254 else if (dev->resource[i].flags & IORESOURCE_MEM)
255 offset = hose->mem_offset;
257 dev->resource[i].start += offset;
258 dev->resource[i].end += offset;
262 void __devinit pcibios_fixup_bus(struct pci_bus *bus)
264 /* Propagate hose info into the subordinate devices. */
266 struct pci_controller *hose = bus->sysdata;
267 struct list_head *ln;
268 struct pci_dev *dev = bus->self;
271 bus->resource[0] = hose->io_resource;
272 bus->resource[1] = hose->mem_resource;
273 } else if (pci_probe_only &&
274 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
275 pci_read_bridge_bases(bus);
276 pcibios_fixup_device_resources(dev, bus);
279 for (ln = bus->devices.next; ln != &bus->devices; ln = ln->next) {
282 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
283 pcibios_fixup_device_resources(dev, bus);
288 pcibios_update_irq(struct pci_dev *dev, int irq)
290 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
293 void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
294 struct resource *res)
296 struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
297 unsigned long offset = 0;
299 if (res->flags & IORESOURCE_IO)
300 offset = hose->io_offset;
301 else if (res->flags & IORESOURCE_MEM)
302 offset = hose->mem_offset;
304 region->start = res->start - offset;
305 region->end = res->end - offset;
309 pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
310 struct pci_bus_region *region)
312 struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
313 unsigned long offset = 0;
315 if (res->flags & IORESOURCE_IO)
316 offset = hose->io_offset;
317 else if (res->flags & IORESOURCE_MEM)
318 offset = hose->mem_offset;
320 res->start = region->start + offset;
321 res->end = region->end + offset;
324 #ifdef CONFIG_HOTPLUG
325 EXPORT_SYMBOL(pcibios_resource_to_bus);
326 EXPORT_SYMBOL(pcibios_bus_to_resource);
327 EXPORT_SYMBOL(PCIBIOS_MIN_IO);
328 EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
331 char * (*pcibios_plat_setup)(char *str) __devinitdata;
333 char *__devinit pcibios_setup(char *str)
335 if (pcibios_plat_setup)
336 return pcibios_plat_setup(str);