2 * PS3 Platform spu routines.
4 * Copyright (C) 2006 Sony Computer Entertainment Inc.
5 * Copyright 2006 Sony Corp.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 #include <linux/kernel.h>
22 #include <linux/init.h>
23 #include <linux/mmzone.h>
28 #include <asm/spu_priv1.h>
29 #include <asm/lv1call.h>
32 #include "../cell/spufs/spufs.h"
35 /* spu_management_ops */
38 * enum spe_type - Type of spe to create.
39 * @spe_type_logical: Standard logical spe.
41 * For use with lv1_construct_logical_spe(). The current HV does not support
42 * any types other than those listed.
50 * struct spe_shadow - logical spe shadow register area.
52 * Read-only shadow of spe registers.
56 u8 padding_0140[0x0140];
57 u64 int_status_class0_RW; /* 0x0140 */
58 u64 int_status_class1_RW; /* 0x0148 */
59 u64 int_status_class2_RW; /* 0x0150 */
60 u8 padding_0158[0x0610-0x0158];
61 u64 mfc_dsisr_RW; /* 0x0610 */
62 u8 padding_0618[0x0620-0x0618];
63 u64 mfc_dar_RW; /* 0x0620 */
64 u8 padding_0628[0x0800-0x0628];
65 u64 mfc_dsipr_R; /* 0x0800 */
66 u8 padding_0808[0x0810-0x0808];
67 u64 mfc_lscrr_R; /* 0x0810 */
68 u8 padding_0818[0x0c00-0x0818];
69 u64 mfc_cer_R; /* 0x0c00 */
70 u8 padding_0c08[0x0f00-0x0c08];
71 u64 spe_execution_status; /* 0x0f00 */
72 u8 padding_0f08[0x1000-0x0f08];
76 * enum spe_ex_state - Logical spe execution state.
77 * @spe_ex_state_unexecutable: Uninitialized.
78 * @spe_ex_state_executable: Enabled, not ready.
79 * @spe_ex_state_executed: Ready for use.
81 * The execution state (status) of the logical spe as reported in
82 * struct spe_shadow:spe_execution_status.
86 SPE_EX_STATE_UNEXECUTABLE = 0,
87 SPE_EX_STATE_EXECUTABLE = 2,
88 SPE_EX_STATE_EXECUTED = 3,
92 * struct priv1_cache - Cached values of priv1 registers.
93 * @masks[]: Array of cached spe interrupt masks, indexed by class.
94 * @sr1: Cached mfc_sr1 register.
95 * @tclass_id: Cached mfc_tclass_id register.
105 * struct spu_pdata - Platform state variables.
106 * @spe_id: HV spe id returned by lv1_construct_logical_spe().
107 * @resource_id: HV spe resource id returned by
108 * ps3_repository_read_spe_resource_id().
109 * @priv2_addr: lpar address of spe priv2 area returned by
110 * lv1_construct_logical_spe().
111 * @shadow_addr: lpar address of spe register shadow area returned by
112 * lv1_construct_logical_spe().
113 * @shadow: Virtual (ioremap) address of spe register shadow area.
114 * @cache: Cached values of priv1 registers.
122 struct spe_shadow __iomem *shadow;
123 struct priv1_cache cache;
126 static struct spu_pdata *spu_pdata(struct spu *spu)
131 #define dump_areas(_a, _b, _c, _d, _e) \
132 _dump_areas(_a, _b, _c, _d, _e, __func__, __LINE__)
133 static void _dump_areas(unsigned int spe_id, unsigned long priv2,
134 unsigned long problem, unsigned long ls, unsigned long shadow,
135 const char* func, int line)
137 pr_debug("%s:%d: spe_id: %xh (%u)\n", func, line, spe_id, spe_id);
138 pr_debug("%s:%d: priv2: %lxh\n", func, line, priv2);
139 pr_debug("%s:%d: problem: %lxh\n", func, line, problem);
140 pr_debug("%s:%d: ls: %lxh\n", func, line, ls);
141 pr_debug("%s:%d: shadow: %lxh\n", func, line, shadow);
144 inline u64 ps3_get_spe_id(void *arg)
146 return spu_pdata(arg)->spe_id;
148 EXPORT_SYMBOL_GPL(ps3_get_spe_id);
150 static unsigned long get_vas_id(void)
154 lv1_get_logical_ppe_id(&id);
155 lv1_get_virtual_address_space_id_of_ppe(id, &id);
160 static int __init construct_spu(struct spu *spu)
163 unsigned long unused;
165 result = lv1_construct_logical_spe(PAGE_SHIFT, PAGE_SHIFT, PAGE_SHIFT,
166 PAGE_SHIFT, PAGE_SHIFT, get_vas_id(), SPE_TYPE_LOGICAL,
167 &spu_pdata(spu)->priv2_addr, &spu->problem_phys,
168 &spu->local_store_phys, &unused,
169 &spu_pdata(spu)->shadow_addr,
170 &spu_pdata(spu)->spe_id);
173 pr_debug("%s:%d: lv1_construct_logical_spe failed: %s\n",
174 __func__, __LINE__, ps3_result(result));
181 static void spu_unmap(struct spu *spu)
184 iounmap(spu->problem);
185 iounmap((__force u8 __iomem *)spu->local_store);
186 iounmap(spu_pdata(spu)->shadow);
190 * setup_areas - Map the spu regions into the address space.
192 * The current HV requires the spu shadow regs to be mapped with the
193 * PTE page protection bits set as read-only (PP=3). This implementation
194 * uses the low level __ioremap() to bypass the page protection settings
195 * inforced by ioremap_flags() to get the needed PTE bits set for the
199 static int __init setup_areas(struct spu *spu)
201 struct table {char* name; unsigned long addr; unsigned long size;};
202 static const unsigned long shadow_flags = _PAGE_NO_CACHE | 3;
204 spu_pdata(spu)->shadow = __ioremap(spu_pdata(spu)->shadow_addr,
205 sizeof(struct spe_shadow),
207 if (!spu_pdata(spu)->shadow) {
208 pr_debug("%s:%d: ioremap shadow failed\n", __func__, __LINE__);
212 spu->local_store = (__force void *)ioremap_flags(spu->local_store_phys,
213 LS_SIZE, _PAGE_NO_CACHE);
215 if (!spu->local_store) {
216 pr_debug("%s:%d: ioremap local_store failed\n",
221 spu->problem = ioremap(spu->problem_phys,
222 sizeof(struct spu_problem));
225 pr_debug("%s:%d: ioremap problem failed\n", __func__, __LINE__);
229 spu->priv2 = ioremap(spu_pdata(spu)->priv2_addr,
230 sizeof(struct spu_priv2));
233 pr_debug("%s:%d: ioremap priv2 failed\n", __func__, __LINE__);
237 dump_areas(spu_pdata(spu)->spe_id, spu_pdata(spu)->priv2_addr,
238 spu->problem_phys, spu->local_store_phys,
239 spu_pdata(spu)->shadow_addr);
240 dump_areas(spu_pdata(spu)->spe_id, (unsigned long)spu->priv2,
241 (unsigned long)spu->problem, (unsigned long)spu->local_store,
242 (unsigned long)spu_pdata(spu)->shadow);
252 static int __init setup_interrupts(struct spu *spu)
256 result = ps3_spe_irq_setup(PS3_BINDING_CPU_ANY, spu_pdata(spu)->spe_id,
262 result = ps3_spe_irq_setup(PS3_BINDING_CPU_ANY, spu_pdata(spu)->spe_id,
268 result = ps3_spe_irq_setup(PS3_BINDING_CPU_ANY, spu_pdata(spu)->spe_id,
277 ps3_spe_irq_destroy(spu->irqs[1]);
279 ps3_spe_irq_destroy(spu->irqs[0]);
281 spu->irqs[0] = spu->irqs[1] = spu->irqs[2] = NO_IRQ;
285 static int __init enable_spu(struct spu *spu)
289 result = lv1_enable_logical_spe(spu_pdata(spu)->spe_id,
290 spu_pdata(spu)->resource_id);
293 pr_debug("%s:%d: lv1_enable_logical_spe failed: %s\n",
294 __func__, __LINE__, ps3_result(result));
298 result = setup_areas(spu);
303 result = setup_interrupts(spu);
306 goto fail_interrupts;
313 lv1_disable_logical_spe(spu_pdata(spu)->spe_id, 0);
318 static int ps3_destroy_spu(struct spu *spu)
322 pr_debug("%s:%d spu_%d\n", __func__, __LINE__, spu->number);
324 result = lv1_disable_logical_spe(spu_pdata(spu)->spe_id, 0);
327 ps3_spe_irq_destroy(spu->irqs[2]);
328 ps3_spe_irq_destroy(spu->irqs[1]);
329 ps3_spe_irq_destroy(spu->irqs[0]);
331 spu->irqs[0] = spu->irqs[1] = spu->irqs[2] = NO_IRQ;
335 result = lv1_destruct_logical_spe(spu_pdata(spu)->spe_id);
344 static int __init ps3_create_spu(struct spu *spu, void *data)
348 pr_debug("%s:%d spu_%d\n", __func__, __LINE__, spu->number);
350 spu->pdata = kzalloc(sizeof(struct spu_pdata),
358 spu_pdata(spu)->resource_id = (unsigned long)data;
360 /* Init cached reg values to HV defaults. */
362 spu_pdata(spu)->cache.sr1 = 0x33;
364 result = construct_spu(spu);
369 /* For now, just go ahead and enable it. */
371 result = enable_spu(spu);
376 /* Make sure the spu is in SPE_EX_STATE_EXECUTED. */
378 /* need something better here!!! */
379 while (in_be64(&spu_pdata(spu)->shadow->spe_execution_status)
380 != SPE_EX_STATE_EXECUTED)
387 ps3_destroy_spu(spu);
392 static int __init ps3_enumerate_spus(int (*fn)(void *data))
395 unsigned int num_resource_id;
398 result = ps3_repository_read_num_spu_resource_id(&num_resource_id);
400 pr_debug("%s:%d: num_resource_id %u\n", __func__, __LINE__,
404 * For now, just create logical spus equal to the number
405 * of physical spus reserved for the partition.
408 for (i = 0; i < num_resource_id; i++) {
409 enum ps3_spu_resource_type resource_type;
410 unsigned int resource_id;
412 result = ps3_repository_read_spu_resource_id(i,
413 &resource_type, &resource_id);
418 if (resource_type == PS3_SPU_RESOURCE_TYPE_EXCLUSIVE) {
419 result = fn((void*)(unsigned long)resource_id);
427 printk(KERN_WARNING "%s:%d: Error initializing spus\n",
432 return num_resource_id;
435 static int ps3_init_affinity(void)
441 * ps3_enable_spu - Enable SPU run control.
443 * An outstanding enhancement for the PS3 would be to add a guard to check
444 * for incorrect access to the spu problem state when the spu context is
445 * disabled. This check could be implemented with a flag added to the spu
446 * context that would inhibit mapping problem state pages, and a routine
447 * to unmap spu problem state pages. When the spu is enabled with
448 * ps3_enable_spu() the flag would be set allowing pages to be mapped,
449 * and when the spu is disabled with ps3_disable_spu() the flag would be
450 * cleared and the mapped problem state pages would be unmapped.
453 static void ps3_enable_spu(struct spu_context *ctx)
457 static void ps3_disable_spu(struct spu_context *ctx)
459 ctx->ops->runcntl_stop(ctx);
462 const struct spu_management_ops spu_management_ps3_ops = {
463 .enumerate_spus = ps3_enumerate_spus,
464 .create_spu = ps3_create_spu,
465 .destroy_spu = ps3_destroy_spu,
466 .enable_spu = ps3_enable_spu,
467 .disable_spu = ps3_disable_spu,
468 .init_affinity = ps3_init_affinity,
473 static void int_mask_and(struct spu *spu, int class, u64 mask)
477 /* are these serialized by caller??? */
478 old_mask = spu_int_mask_get(spu, class);
479 spu_int_mask_set(spu, class, old_mask & mask);
482 static void int_mask_or(struct spu *spu, int class, u64 mask)
486 old_mask = spu_int_mask_get(spu, class);
487 spu_int_mask_set(spu, class, old_mask | mask);
490 static void int_mask_set(struct spu *spu, int class, u64 mask)
492 spu_pdata(spu)->cache.masks[class] = mask;
493 lv1_set_spe_interrupt_mask(spu_pdata(spu)->spe_id, class,
494 spu_pdata(spu)->cache.masks[class]);
497 static u64 int_mask_get(struct spu *spu, int class)
499 return spu_pdata(spu)->cache.masks[class];
502 static void int_stat_clear(struct spu *spu, int class, u64 stat)
504 /* Note that MFC_DSISR will be cleared when class1[MF] is set. */
506 lv1_clear_spe_interrupt_status(spu_pdata(spu)->spe_id, class,
510 static u64 int_stat_get(struct spu *spu, int class)
514 lv1_get_spe_interrupt_status(spu_pdata(spu)->spe_id, class, &stat);
518 static void cpu_affinity_set(struct spu *spu, int cpu)
523 static u64 mfc_dar_get(struct spu *spu)
525 return in_be64(&spu_pdata(spu)->shadow->mfc_dar_RW);
528 static void mfc_dsisr_set(struct spu *spu, u64 dsisr)
530 /* Nothing to do, cleared in int_stat_clear(). */
533 static u64 mfc_dsisr_get(struct spu *spu)
535 return in_be64(&spu_pdata(spu)->shadow->mfc_dsisr_RW);
538 static void mfc_sdr_setup(struct spu *spu)
543 static void mfc_sr1_set(struct spu *spu, u64 sr1)
545 /* Check bits allowed by HV. */
547 static const u64 allowed = ~(MFC_STATE1_LOCAL_STORAGE_DECODE_MASK
548 | MFC_STATE1_PROBLEM_STATE_MASK);
550 BUG_ON((sr1 & allowed) != (spu_pdata(spu)->cache.sr1 & allowed));
552 spu_pdata(spu)->cache.sr1 = sr1;
553 lv1_set_spe_privilege_state_area_1_register(
554 spu_pdata(spu)->spe_id,
555 offsetof(struct spu_priv1, mfc_sr1_RW),
556 spu_pdata(spu)->cache.sr1);
559 static u64 mfc_sr1_get(struct spu *spu)
561 return spu_pdata(spu)->cache.sr1;
564 static void mfc_tclass_id_set(struct spu *spu, u64 tclass_id)
566 spu_pdata(spu)->cache.tclass_id = tclass_id;
567 lv1_set_spe_privilege_state_area_1_register(
568 spu_pdata(spu)->spe_id,
569 offsetof(struct spu_priv1, mfc_tclass_id_RW),
570 spu_pdata(spu)->cache.tclass_id);
573 static u64 mfc_tclass_id_get(struct spu *spu)
575 return spu_pdata(spu)->cache.tclass_id;
578 static void tlb_invalidate(struct spu *spu)
583 static void resource_allocation_groupID_set(struct spu *spu, u64 id)
588 static u64 resource_allocation_groupID_get(struct spu *spu)
590 return 0; /* No support. */
593 static void resource_allocation_enable_set(struct spu *spu, u64 enable)
598 static u64 resource_allocation_enable_get(struct spu *spu)
600 return 0; /* No support. */
603 const struct spu_priv1_ops spu_priv1_ps3_ops = {
604 .int_mask_and = int_mask_and,
605 .int_mask_or = int_mask_or,
606 .int_mask_set = int_mask_set,
607 .int_mask_get = int_mask_get,
608 .int_stat_clear = int_stat_clear,
609 .int_stat_get = int_stat_get,
610 .cpu_affinity_set = cpu_affinity_set,
611 .mfc_dar_get = mfc_dar_get,
612 .mfc_dsisr_set = mfc_dsisr_set,
613 .mfc_dsisr_get = mfc_dsisr_get,
614 .mfc_sdr_setup = mfc_sdr_setup,
615 .mfc_sr1_set = mfc_sr1_set,
616 .mfc_sr1_get = mfc_sr1_get,
617 .mfc_tclass_id_set = mfc_tclass_id_set,
618 .mfc_tclass_id_get = mfc_tclass_id_get,
619 .tlb_invalidate = tlb_invalidate,
620 .resource_allocation_groupID_set = resource_allocation_groupID_set,
621 .resource_allocation_groupID_get = resource_allocation_groupID_get,
622 .resource_allocation_enable_set = resource_allocation_enable_set,
623 .resource_allocation_enable_get = resource_allocation_enable_get,
626 void ps3_spu_set_platform(void)
628 spu_priv1_ops = &spu_priv1_ps3_ops;
629 spu_management_ops = &spu_management_ps3_ops;