2 * This file contains low level CPU setup functions.
3 * Copyright (C) 2003 Benjamin Herrenschmidt (benh@kernel.crashing.org)
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
12 #include <linux/config.h>
13 #include <asm/processor.h>
15 #include <asm/ppc_asm.h>
16 #include <asm/cputable.h>
17 #include <asm/ppc_asm.h>
18 #include <asm/offsets.h>
19 #include <asm/cache.h>
21 _GLOBAL(__970_cpu_preinit)
23 * Do nothing if not running in HV mode
30 * Deal only with PPC970 and PPC970FX.
36 cror 4*cr0+eq,4*cr0+eq,4*cr1+eq
39 /* Make sure HID4:rm_ci is off before MMU is turned off, that large
40 * pages are enabled with HID4:61 and clear HID5:DCBZ_size and
45 rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */
46 rldimi r3,r0,2,61 /* clear bit 61 (lg_pg_en) */
52 rldimi r3,r0,6,56 /* clear bits 56 & 57 (DCBZ*) */
58 /* Setup some basic HID1 features */
60 li r3,0x1200 /* enable i-fetch cacheability */
61 sldi r3,r3,44 /* and prefetch */
70 mtspr SPRN_HIOR,0 /* Clear interrupt prefix */
74 _GLOBAL(__setup_cpu_power4)
77 _GLOBAL(__setup_cpu_be)
78 /* Set large page sizes LP=0: 16MB, LP=1: 64KB */
91 _GLOBAL(__setup_cpu_ppc970)
93 li r11,5 /* clear DOZE and SLEEP */
94 rldimi r0,r11,52,8 /* set NAP and DPM */
106 /* Definitions for the table use to save CPU states */
114 .balign L1_CACHE_BYTES,0
117 .balign L1_CACHE_BYTES,0
120 /* Called in normal context to backup CPU 0 state. This
121 * does not include cache settings. This function is also
122 * called for machine sleep. This does not include the MMU
123 * setup, BATs, etc... but rather the "special" registers
124 * like HID0, HID1, HID4, etc...
126 _GLOBAL(__save_cpu_setup)
127 /* Some CR fields are volatile, we back it up all */
130 /* Get storage ptr */
131 LOADADDR(r5,cpu_state_storage)
133 /* We only deal with 970 for now */
138 cror 4*cr0+eq,4*cr0+eq,4*cr1+eq
141 /* Save HID0,1,4 and 5 */
155 /* Called with no MMU context (typically MSR:IR/DR off) to
156 * restore CPU state as backed up by the previous
157 * function. This does not include cache setting
159 _GLOBAL(__restore_cpu_setup)
160 /* Get storage ptr (FIXME when using anton reloc as we
161 * are running with translation disabled here
163 LOADADDR(r5,cpu_state_storage)
165 /* We only deal with 970 for now */
170 cror 4*cr0+eq,4*cr0+eq,4*cr1+eq
173 /* Before accessing memory, we make sure rm_ci is clear */
176 rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */
182 /* Clear interrupt prefix */