1 #define A_SG_CONTROL 0x0
4 #define V_DROPPKT(x) ((x) << S_DROPPKT)
5 #define F_DROPPKT V_DROPPKT(1U)
7 #define S_EGRGENCTRL 19
8 #define V_EGRGENCTRL(x) ((x) << S_EGRGENCTRL)
9 #define F_EGRGENCTRL V_EGRGENCTRL(1U)
11 #define S_USERSPACESIZE 14
12 #define M_USERSPACESIZE 0x1f
13 #define V_USERSPACESIZE(x) ((x) << S_USERSPACESIZE)
15 #define S_HOSTPAGESIZE 11
16 #define M_HOSTPAGESIZE 0x7
17 #define V_HOSTPAGESIZE(x) ((x) << S_HOSTPAGESIZE)
20 #define V_FLMODE(x) ((x) << S_FLMODE)
21 #define F_FLMODE V_FLMODE(1U)
24 #define M_PKTSHIFT 0x7
25 #define V_PKTSHIFT(x) ((x) << S_PKTSHIFT)
27 #define S_ONEINTMULTQ 5
28 #define V_ONEINTMULTQ(x) ((x) << S_ONEINTMULTQ)
29 #define F_ONEINTMULTQ V_ONEINTMULTQ(1U)
31 #define S_BIGENDIANINGRESS 2
32 #define V_BIGENDIANINGRESS(x) ((x) << S_BIGENDIANINGRESS)
33 #define F_BIGENDIANINGRESS V_BIGENDIANINGRESS(1U)
35 #define S_ISCSICOALESCING 1
36 #define V_ISCSICOALESCING(x) ((x) << S_ISCSICOALESCING)
37 #define F_ISCSICOALESCING V_ISCSICOALESCING(1U)
39 #define S_GLOBALENABLE 0
40 #define V_GLOBALENABLE(x) ((x) << S_GLOBALENABLE)
41 #define F_GLOBALENABLE V_GLOBALENABLE(1U)
43 #define S_AVOIDCQOVFL 24
44 #define V_AVOIDCQOVFL(x) ((x) << S_AVOIDCQOVFL)
45 #define F_AVOIDCQOVFL V_AVOIDCQOVFL(1U)
47 #define S_OPTONEINTMULTQ 23
48 #define V_OPTONEINTMULTQ(x) ((x) << S_OPTONEINTMULTQ)
49 #define F_OPTONEINTMULTQ V_OPTONEINTMULTQ(1U)
51 #define S_CQCRDTCTRL 22
52 #define V_CQCRDTCTRL(x) ((x) << S_CQCRDTCTRL)
53 #define F_CQCRDTCTRL V_CQCRDTCTRL(1U)
55 #define A_SG_KDOORBELL 0x4
57 #define S_SELEGRCNTX 31
58 #define V_SELEGRCNTX(x) ((x) << S_SELEGRCNTX)
59 #define F_SELEGRCNTX V_SELEGRCNTX(1U)
62 #define M_EGRCNTX 0xffff
63 #define V_EGRCNTX(x) ((x) << S_EGRCNTX)
69 #define V_RSPQ(x) ((x) << S_RSPQ)
70 #define G_RSPQ(x) (((x) >> S_RSPQ) & M_RSPQ)
73 #define M_NEWTIMER 0x1fff
74 #define V_NEWTIMER(x) ((x) << S_NEWTIMER)
77 #define M_NEWINDEX 0xffff
78 #define V_NEWINDEX(x) ((x) << S_NEWINDEX)
80 #define A_SG_CONTEXT_CMD 0xc
82 #define S_CONTEXT_CMD_OPCODE 28
83 #define M_CONTEXT_CMD_OPCODE 0xf
84 #define V_CONTEXT_CMD_OPCODE(x) ((x) << S_CONTEXT_CMD_OPCODE)
86 #define S_CONTEXT_CMD_BUSY 27
87 #define V_CONTEXT_CMD_BUSY(x) ((x) << S_CONTEXT_CMD_BUSY)
88 #define F_CONTEXT_CMD_BUSY V_CONTEXT_CMD_BUSY(1U)
90 #define S_CQ_CREDIT 20
92 #define M_CQ_CREDIT 0x7f
94 #define V_CQ_CREDIT(x) ((x) << S_CQ_CREDIT)
96 #define G_CQ_CREDIT(x) (((x) >> S_CQ_CREDIT) & M_CQ_CREDIT)
100 #define V_CQ(x) ((x) << S_CQ)
101 #define F_CQ V_CQ(1U)
103 #define S_RESPONSEQ 18
104 #define V_RESPONSEQ(x) ((x) << S_RESPONSEQ)
105 #define F_RESPONSEQ V_RESPONSEQ(1U)
108 #define V_EGRESS(x) ((x) << S_EGRESS)
109 #define F_EGRESS V_EGRESS(1U)
111 #define S_FREELIST 16
112 #define V_FREELIST(x) ((x) << S_FREELIST)
113 #define F_FREELIST V_FREELIST(1U)
116 #define M_CONTEXT 0xffff
117 #define V_CONTEXT(x) ((x) << S_CONTEXT)
119 #define G_CONTEXT(x) (((x) >> S_CONTEXT) & M_CONTEXT)
121 #define A_SG_CONTEXT_DATA0 0x10
123 #define A_SG_CONTEXT_DATA1 0x14
125 #define A_SG_CONTEXT_DATA2 0x18
127 #define A_SG_CONTEXT_DATA3 0x1c
129 #define A_SG_CONTEXT_MASK0 0x20
131 #define A_SG_CONTEXT_MASK1 0x24
133 #define A_SG_CONTEXT_MASK2 0x28
135 #define A_SG_CONTEXT_MASK3 0x2c
137 #define A_SG_RSPQ_CREDIT_RETURN 0x30
140 #define M_CREDITS 0xffff
141 #define V_CREDITS(x) ((x) << S_CREDITS)
143 #define A_SG_DATA_INTR 0x34
146 #define V_ERRINTR(x) ((x) << S_ERRINTR)
147 #define F_ERRINTR V_ERRINTR(1U)
149 #define A_SG_HI_DRB_HI_THRSH 0x38
151 #define A_SG_HI_DRB_LO_THRSH 0x3c
153 #define A_SG_LO_DRB_HI_THRSH 0x40
155 #define A_SG_LO_DRB_LO_THRSH 0x44
157 #define A_SG_RSPQ_FL_STATUS 0x4c
159 #define S_RSPQ0DISABLED 8
161 #define A_SG_EGR_RCQ_DRB_THRSH 0x54
163 #define S_HIRCQDRBTHRSH 16
164 #define M_HIRCQDRBTHRSH 0x7ff
165 #define V_HIRCQDRBTHRSH(x) ((x) << S_HIRCQDRBTHRSH)
167 #define S_LORCQDRBTHRSH 0
168 #define M_LORCQDRBTHRSH 0x7ff
169 #define V_LORCQDRBTHRSH(x) ((x) << S_LORCQDRBTHRSH)
171 #define A_SG_EGR_CNTX_BADDR 0x58
173 #define A_SG_INT_CAUSE 0x5c
175 #define S_RSPQDISABLED 3
176 #define V_RSPQDISABLED(x) ((x) << S_RSPQDISABLED)
177 #define F_RSPQDISABLED V_RSPQDISABLED(1U)
179 #define S_RSPQCREDITOVERFOW 2
180 #define V_RSPQCREDITOVERFOW(x) ((x) << S_RSPQCREDITOVERFOW)
181 #define F_RSPQCREDITOVERFOW V_RSPQCREDITOVERFOW(1U)
183 #define A_SG_INT_ENABLE 0x60
185 #define A_SG_CMDQ_CREDIT_TH 0x64
188 #define M_TIMEOUT 0xffffff
189 #define V_TIMEOUT(x) ((x) << S_TIMEOUT)
191 #define S_THRESHOLD 0
192 #define M_THRESHOLD 0xff
193 #define V_THRESHOLD(x) ((x) << S_THRESHOLD)
195 #define A_SG_TIMER_TICK 0x68
197 #define A_SG_CQ_CONTEXT_BADDR 0x6c
199 #define A_SG_OCO_BASE 0x70
202 #define M_BASE1 0xffff
203 #define V_BASE1(x) ((x) << S_BASE1)
205 #define A_SG_DRB_PRI_THRESH 0x74
207 #define A_PCIX_INT_ENABLE 0x80
209 #define S_MSIXPARERR 22
210 #define M_MSIXPARERR 0x7
212 #define V_MSIXPARERR(x) ((x) << S_MSIXPARERR)
214 #define S_CFPARERR 18
215 #define M_CFPARERR 0xf
217 #define V_CFPARERR(x) ((x) << S_CFPARERR)
219 #define S_RFPARERR 14
220 #define M_RFPARERR 0xf
222 #define V_RFPARERR(x) ((x) << S_RFPARERR)
224 #define S_WFPARERR 12
225 #define M_WFPARERR 0x3
227 #define V_WFPARERR(x) ((x) << S_WFPARERR)
229 #define S_PIOPARERR 11
230 #define V_PIOPARERR(x) ((x) << S_PIOPARERR)
231 #define F_PIOPARERR V_PIOPARERR(1U)
233 #define S_DETUNCECCERR 10
234 #define V_DETUNCECCERR(x) ((x) << S_DETUNCECCERR)
235 #define F_DETUNCECCERR V_DETUNCECCERR(1U)
237 #define S_DETCORECCERR 9
238 #define V_DETCORECCERR(x) ((x) << S_DETCORECCERR)
239 #define F_DETCORECCERR V_DETCORECCERR(1U)
241 #define S_RCVSPLCMPERR 8
242 #define V_RCVSPLCMPERR(x) ((x) << S_RCVSPLCMPERR)
243 #define F_RCVSPLCMPERR V_RCVSPLCMPERR(1U)
245 #define S_UNXSPLCMP 7
246 #define V_UNXSPLCMP(x) ((x) << S_UNXSPLCMP)
247 #define F_UNXSPLCMP V_UNXSPLCMP(1U)
249 #define S_SPLCMPDIS 6
250 #define V_SPLCMPDIS(x) ((x) << S_SPLCMPDIS)
251 #define F_SPLCMPDIS V_SPLCMPDIS(1U)
253 #define S_DETPARERR 5
254 #define V_DETPARERR(x) ((x) << S_DETPARERR)
255 #define F_DETPARERR V_DETPARERR(1U)
257 #define S_SIGSYSERR 4
258 #define V_SIGSYSERR(x) ((x) << S_SIGSYSERR)
259 #define F_SIGSYSERR V_SIGSYSERR(1U)
261 #define S_RCVMSTABT 3
262 #define V_RCVMSTABT(x) ((x) << S_RCVMSTABT)
263 #define F_RCVMSTABT V_RCVMSTABT(1U)
265 #define S_RCVTARABT 2
266 #define V_RCVTARABT(x) ((x) << S_RCVTARABT)
267 #define F_RCVTARABT V_RCVTARABT(1U)
269 #define S_SIGTARABT 1
270 #define V_SIGTARABT(x) ((x) << S_SIGTARABT)
271 #define F_SIGTARABT V_SIGTARABT(1U)
273 #define S_MSTDETPARERR 0
274 #define V_MSTDETPARERR(x) ((x) << S_MSTDETPARERR)
275 #define F_MSTDETPARERR V_MSTDETPARERR(1U)
277 #define A_PCIX_INT_CAUSE 0x84
279 #define A_PCIX_CFG 0x88
281 #define S_CLIDECEN 18
282 #define V_CLIDECEN(x) ((x) << S_CLIDECEN)
283 #define F_CLIDECEN V_CLIDECEN(1U)
285 #define A_PCIX_MODE 0x8c
287 #define S_PCLKRANGE 6
288 #define M_PCLKRANGE 0x3
289 #define V_PCLKRANGE(x) ((x) << S_PCLKRANGE)
290 #define G_PCLKRANGE(x) (((x) >> S_PCLKRANGE) & M_PCLKRANGE)
292 #define S_PCIXINITPAT 2
293 #define M_PCIXINITPAT 0xf
294 #define V_PCIXINITPAT(x) ((x) << S_PCIXINITPAT)
295 #define G_PCIXINITPAT(x) (((x) >> S_PCIXINITPAT) & M_PCIXINITPAT)
298 #define V_64BIT(x) ((x) << S_64BIT)
299 #define F_64BIT V_64BIT(1U)
301 #define A_PCIE_INT_ENABLE 0x80
304 #define M_BISTERR 0xff
306 #define V_BISTERR(x) ((x) << S_BISTERR)
308 #define S_PCIE_MSIXPARERR 12
309 #define M_PCIE_MSIXPARERR 0x7
311 #define V_PCIE_MSIXPARERR(x) ((x) << S_PCIE_MSIXPARERR)
313 #define S_PCIE_CFPARERR 11
314 #define V_PCIE_CFPARERR(x) ((x) << S_PCIE_CFPARERR)
315 #define F_PCIE_CFPARERR V_PCIE_CFPARERR(1U)
317 #define S_PCIE_RFPARERR 10
318 #define V_PCIE_RFPARERR(x) ((x) << S_PCIE_RFPARERR)
319 #define F_PCIE_RFPARERR V_PCIE_RFPARERR(1U)
321 #define S_PCIE_WFPARERR 9
322 #define V_PCIE_WFPARERR(x) ((x) << S_PCIE_WFPARERR)
323 #define F_PCIE_WFPARERR V_PCIE_WFPARERR(1U)
325 #define S_PCIE_PIOPARERR 8
326 #define V_PCIE_PIOPARERR(x) ((x) << S_PCIE_PIOPARERR)
327 #define F_PCIE_PIOPARERR V_PCIE_PIOPARERR(1U)
329 #define S_UNXSPLCPLERRC 7
330 #define V_UNXSPLCPLERRC(x) ((x) << S_UNXSPLCPLERRC)
331 #define F_UNXSPLCPLERRC V_UNXSPLCPLERRC(1U)
333 #define S_UNXSPLCPLERRR 6
334 #define V_UNXSPLCPLERRR(x) ((x) << S_UNXSPLCPLERRR)
335 #define F_UNXSPLCPLERRR V_UNXSPLCPLERRR(1U)
338 #define V_PEXERR(x) ((x) << S_PEXERR)
339 #define F_PEXERR V_PEXERR(1U)
341 #define A_PCIE_INT_CAUSE 0x84
343 #define A_PCIE_CFG 0x88
345 #define S_PCIE_CLIDECEN 16
346 #define V_PCIE_CLIDECEN(x) ((x) << S_PCIE_CLIDECEN)
347 #define F_PCIE_CLIDECEN V_PCIE_CLIDECEN(1U)
349 #define S_CRSTWRMMODE 0
350 #define V_CRSTWRMMODE(x) ((x) << S_CRSTWRMMODE)
351 #define F_CRSTWRMMODE V_CRSTWRMMODE(1U)
353 #define A_PCIE_MODE 0x8c
355 #define S_NUMFSTTRNSEQRX 10
356 #define M_NUMFSTTRNSEQRX 0xff
357 #define V_NUMFSTTRNSEQRX(x) ((x) << S_NUMFSTTRNSEQRX)
358 #define G_NUMFSTTRNSEQRX(x) (((x) >> S_NUMFSTTRNSEQRX) & M_NUMFSTTRNSEQRX)
360 #define A_PCIE_PEX_CTRL0 0x98
362 #define S_NUMFSTTRNSEQ 22
363 #define M_NUMFSTTRNSEQ 0xff
364 #define V_NUMFSTTRNSEQ(x) ((x) << S_NUMFSTTRNSEQ)
365 #define G_NUMFSTTRNSEQ(x) (((x) >> S_NUMFSTTRNSEQ) & M_NUMFSTTRNSEQ)
367 #define S_REPLAYLMT 2
368 #define M_REPLAYLMT 0xfffff
370 #define V_REPLAYLMT(x) ((x) << S_REPLAYLMT)
372 #define A_PCIE_PEX_CTRL1 0x9c
374 #define S_T3A_ACKLAT 0
375 #define M_T3A_ACKLAT 0x7ff
377 #define V_T3A_ACKLAT(x) ((x) << S_T3A_ACKLAT)
380 #define M_ACKLAT 0x1fff
382 #define V_ACKLAT(x) ((x) << S_ACKLAT)
384 #define A_PCIE_PEX_ERR 0xa4
386 #define A_T3DBG_GPIO_EN 0xd0
388 #define S_GPIO11_OEN 27
389 #define V_GPIO11_OEN(x) ((x) << S_GPIO11_OEN)
390 #define F_GPIO11_OEN V_GPIO11_OEN(1U)
392 #define S_GPIO10_OEN 26
393 #define V_GPIO10_OEN(x) ((x) << S_GPIO10_OEN)
394 #define F_GPIO10_OEN V_GPIO10_OEN(1U)
396 #define S_GPIO7_OEN 23
397 #define V_GPIO7_OEN(x) ((x) << S_GPIO7_OEN)
398 #define F_GPIO7_OEN V_GPIO7_OEN(1U)
400 #define S_GPIO6_OEN 22
401 #define V_GPIO6_OEN(x) ((x) << S_GPIO6_OEN)
402 #define F_GPIO6_OEN V_GPIO6_OEN(1U)
404 #define S_GPIO5_OEN 21
405 #define V_GPIO5_OEN(x) ((x) << S_GPIO5_OEN)
406 #define F_GPIO5_OEN V_GPIO5_OEN(1U)
408 #define S_GPIO4_OEN 20
409 #define V_GPIO4_OEN(x) ((x) << S_GPIO4_OEN)
410 #define F_GPIO4_OEN V_GPIO4_OEN(1U)
412 #define S_GPIO2_OEN 18
413 #define V_GPIO2_OEN(x) ((x) << S_GPIO2_OEN)
414 #define F_GPIO2_OEN V_GPIO2_OEN(1U)
416 #define S_GPIO1_OEN 17
417 #define V_GPIO1_OEN(x) ((x) << S_GPIO1_OEN)
418 #define F_GPIO1_OEN V_GPIO1_OEN(1U)
420 #define S_GPIO0_OEN 16
421 #define V_GPIO0_OEN(x) ((x) << S_GPIO0_OEN)
422 #define F_GPIO0_OEN V_GPIO0_OEN(1U)
424 #define S_GPIO10_OUT_VAL 10
425 #define V_GPIO10_OUT_VAL(x) ((x) << S_GPIO10_OUT_VAL)
426 #define F_GPIO10_OUT_VAL V_GPIO10_OUT_VAL(1U)
428 #define S_GPIO7_OUT_VAL 7
429 #define V_GPIO7_OUT_VAL(x) ((x) << S_GPIO7_OUT_VAL)
430 #define F_GPIO7_OUT_VAL V_GPIO7_OUT_VAL(1U)
432 #define S_GPIO6_OUT_VAL 6
433 #define V_GPIO6_OUT_VAL(x) ((x) << S_GPIO6_OUT_VAL)
434 #define F_GPIO6_OUT_VAL V_GPIO6_OUT_VAL(1U)
436 #define S_GPIO5_OUT_VAL 5
437 #define V_GPIO5_OUT_VAL(x) ((x) << S_GPIO5_OUT_VAL)
438 #define F_GPIO5_OUT_VAL V_GPIO5_OUT_VAL(1U)
440 #define S_GPIO4_OUT_VAL 4
441 #define V_GPIO4_OUT_VAL(x) ((x) << S_GPIO4_OUT_VAL)
442 #define F_GPIO4_OUT_VAL V_GPIO4_OUT_VAL(1U)
444 #define S_GPIO2_OUT_VAL 2
445 #define V_GPIO2_OUT_VAL(x) ((x) << S_GPIO2_OUT_VAL)
446 #define F_GPIO2_OUT_VAL V_GPIO2_OUT_VAL(1U)
448 #define S_GPIO1_OUT_VAL 1
449 #define V_GPIO1_OUT_VAL(x) ((x) << S_GPIO1_OUT_VAL)
450 #define F_GPIO1_OUT_VAL V_GPIO1_OUT_VAL(1U)
452 #define S_GPIO0_OUT_VAL 0
453 #define V_GPIO0_OUT_VAL(x) ((x) << S_GPIO0_OUT_VAL)
454 #define F_GPIO0_OUT_VAL V_GPIO0_OUT_VAL(1U)
456 #define A_T3DBG_INT_ENABLE 0xd8
459 #define V_GPIO11(x) ((x) << S_GPIO11)
460 #define F_GPIO11 V_GPIO11(1U)
463 #define V_GPIO10(x) ((x) << S_GPIO10)
464 #define F_GPIO10 V_GPIO10(1U)
467 #define V_GPIO7(x) ((x) << S_GPIO7)
468 #define F_GPIO7 V_GPIO7(1U)
471 #define V_GPIO6(x) ((x) << S_GPIO6)
472 #define F_GPIO6 V_GPIO6(1U)
475 #define V_GPIO5(x) ((x) << S_GPIO5)
476 #define F_GPIO5 V_GPIO5(1U)
479 #define V_GPIO4(x) ((x) << S_GPIO4)
480 #define F_GPIO4 V_GPIO4(1U)
483 #define V_GPIO3(x) ((x) << S_GPIO3)
484 #define F_GPIO3 V_GPIO3(1U)
487 #define V_GPIO2(x) ((x) << S_GPIO2)
488 #define F_GPIO2 V_GPIO2(1U)
491 #define V_GPIO1(x) ((x) << S_GPIO1)
492 #define F_GPIO1 V_GPIO1(1U)
495 #define V_GPIO0(x) ((x) << S_GPIO0)
496 #define F_GPIO0 V_GPIO0(1U)
498 #define A_T3DBG_INT_CAUSE 0xdc
500 #define A_T3DBG_GPIO_ACT_LOW 0xf0
502 #define MC7_PMRX_BASE_ADDR 0x100
504 #define A_MC7_CFG 0x100
507 #define V_IFEN(x) ((x) << S_IFEN)
508 #define F_IFEN V_IFEN(1U)
511 #define V_TERM150(x) ((x) << S_TERM150)
512 #define F_TERM150 V_TERM150(1U)
515 #define V_SLOW(x) ((x) << S_SLOW)
516 #define F_SLOW V_SLOW(1U)
520 #define V_WIDTH(x) ((x) << S_WIDTH)
521 #define G_WIDTH(x) (((x) >> S_WIDTH) & M_WIDTH)
524 #define V_BKS(x) ((x) << S_BKS)
525 #define F_BKS V_BKS(1U)
528 #define V_ORG(x) ((x) << S_ORG)
529 #define F_ORG V_ORG(1U)
533 #define V_DEN(x) ((x) << S_DEN)
534 #define G_DEN(x) (((x) >> S_DEN) & M_DEN)
537 #define V_RDY(x) ((x) << S_RDY)
538 #define F_RDY V_RDY(1U)
541 #define V_CLKEN(x) ((x) << S_CLKEN)
542 #define F_CLKEN V_CLKEN(1U)
544 #define A_MC7_MODE 0x104
547 #define V_BUSY(x) ((x) << S_BUSY)
548 #define F_BUSY V_BUSY(1U)
551 #define V_BUSY(x) ((x) << S_BUSY)
552 #define F_BUSY V_BUSY(1U)
554 #define A_MC7_EXT_MODE1 0x108
556 #define A_MC7_EXT_MODE2 0x10c
558 #define A_MC7_EXT_MODE3 0x110
560 #define A_MC7_PRE 0x114
562 #define A_MC7_REF 0x118
564 #define S_PREREFDIV 1
565 #define M_PREREFDIV 0x3fff
566 #define V_PREREFDIV(x) ((x) << S_PREREFDIV)
569 #define V_PERREFEN(x) ((x) << S_PERREFEN)
570 #define F_PERREFEN V_PERREFEN(1U)
572 #define A_MC7_DLL 0x11c
575 #define V_DLLENB(x) ((x) << S_DLLENB)
576 #define F_DLLENB V_DLLENB(1U)
579 #define V_DLLRST(x) ((x) << S_DLLRST)
580 #define F_DLLRST V_DLLRST(1U)
582 #define A_MC7_PARM 0x120
584 #define S_ACTTOPREDLY 26
585 #define M_ACTTOPREDLY 0xf
586 #define V_ACTTOPREDLY(x) ((x) << S_ACTTOPREDLY)
588 #define S_ACTTORDWRDLY 23
589 #define M_ACTTORDWRDLY 0x7
590 #define V_ACTTORDWRDLY(x) ((x) << S_ACTTORDWRDLY)
594 #define V_PRECYC(x) ((x) << S_PRECYC)
597 #define M_REFCYC 0x7f
598 #define V_REFCYC(x) ((x) << S_REFCYC)
602 #define V_BKCYC(x) ((x) << S_BKCYC)
604 #define S_WRTORDDLY 4
605 #define M_WRTORDDLY 0xf
606 #define V_WRTORDDLY(x) ((x) << S_WRTORDDLY)
608 #define S_RDTOWRDLY 0
609 #define M_RDTOWRDLY 0xf
610 #define V_RDTOWRDLY(x) ((x) << S_RDTOWRDLY)
612 #define A_MC7_CAL 0x128
615 #define V_BUSY(x) ((x) << S_BUSY)
616 #define F_BUSY V_BUSY(1U)
619 #define V_BUSY(x) ((x) << S_BUSY)
620 #define F_BUSY V_BUSY(1U)
622 #define S_CAL_FAULT 30
623 #define V_CAL_FAULT(x) ((x) << S_CAL_FAULT)
624 #define F_CAL_FAULT V_CAL_FAULT(1U)
626 #define S_SGL_CAL_EN 20
627 #define V_SGL_CAL_EN(x) ((x) << S_SGL_CAL_EN)
628 #define F_SGL_CAL_EN V_SGL_CAL_EN(1U)
630 #define A_MC7_ERR_ADDR 0x12c
632 #define A_MC7_ECC 0x130
635 #define V_ECCCHKEN(x) ((x) << S_ECCCHKEN)
636 #define F_ECCCHKEN V_ECCCHKEN(1U)
639 #define V_ECCGENEN(x) ((x) << S_ECCGENEN)
640 #define F_ECCGENEN V_ECCGENEN(1U)
642 #define A_MC7_CE_ADDR 0x134
644 #define A_MC7_CE_DATA0 0x138
646 #define A_MC7_CE_DATA1 0x13c
648 #define A_MC7_CE_DATA2 0x140
653 #define G_DATA(x) (((x) >> S_DATA) & M_DATA)
655 #define A_MC7_UE_ADDR 0x144
657 #define A_MC7_UE_DATA0 0x148
659 #define A_MC7_UE_DATA1 0x14c
661 #define A_MC7_UE_DATA2 0x150
663 #define A_MC7_BD_ADDR 0x154
667 #define M_ADDR 0x1fffffff
669 #define A_MC7_BD_DATA0 0x158
671 #define A_MC7_BD_DATA1 0x15c
673 #define A_MC7_BD_OP 0x164
677 #define V_OP(x) ((x) << S_OP)
678 #define F_OP V_OP(1U)
680 #define F_OP V_OP(1U)
681 #define A_SF_OP 0x6dc
683 #define A_MC7_BIST_ADDR_BEG 0x168
685 #define A_MC7_BIST_ADDR_END 0x16c
687 #define A_MC7_BIST_DATA 0x170
689 #define A_MC7_BIST_OP 0x174
692 #define V_CONT(x) ((x) << S_CONT)
693 #define F_CONT V_CONT(1U)
695 #define F_CONT V_CONT(1U)
697 #define A_MC7_INT_ENABLE 0x178
700 #define V_AE(x) ((x) << S_AE)
701 #define F_AE V_AE(1U)
706 #define V_PE(x) ((x) << S_PE)
708 #define G_PE(x) (((x) >> S_PE) & M_PE)
711 #define V_UE(x) ((x) << S_UE)
712 #define F_UE V_UE(1U)
715 #define V_CE(x) ((x) << S_CE)
716 #define F_CE V_CE(1U)
718 #define A_MC7_INT_CAUSE 0x17c
720 #define MC7_PMTX_BASE_ADDR 0x180
722 #define MC7_CM_BASE_ADDR 0x200
724 #define A_CIM_BOOT_CFG 0x280
727 #define M_BOOTADDR 0x3fffffff
728 #define V_BOOTADDR(x) ((x) << S_BOOTADDR)
730 #define A_CIM_SDRAM_BASE_ADDR 0x28c
732 #define A_CIM_SDRAM_ADDR_SIZE 0x290
734 #define A_CIM_HOST_INT_ENABLE 0x298
736 #define A_CIM_HOST_INT_CAUSE 0x29c
738 #define S_BLKWRPLINT 12
739 #define V_BLKWRPLINT(x) ((x) << S_BLKWRPLINT)
740 #define F_BLKWRPLINT V_BLKWRPLINT(1U)
742 #define S_BLKRDPLINT 11
743 #define V_BLKRDPLINT(x) ((x) << S_BLKRDPLINT)
744 #define F_BLKRDPLINT V_BLKRDPLINT(1U)
746 #define S_BLKWRCTLINT 10
747 #define V_BLKWRCTLINT(x) ((x) << S_BLKWRCTLINT)
748 #define F_BLKWRCTLINT V_BLKWRCTLINT(1U)
750 #define S_BLKRDCTLINT 9
751 #define V_BLKRDCTLINT(x) ((x) << S_BLKRDCTLINT)
752 #define F_BLKRDCTLINT V_BLKRDCTLINT(1U)
754 #define S_BLKWRFLASHINT 8
755 #define V_BLKWRFLASHINT(x) ((x) << S_BLKWRFLASHINT)
756 #define F_BLKWRFLASHINT V_BLKWRFLASHINT(1U)
758 #define S_BLKRDFLASHINT 7
759 #define V_BLKRDFLASHINT(x) ((x) << S_BLKRDFLASHINT)
760 #define F_BLKRDFLASHINT V_BLKRDFLASHINT(1U)
762 #define S_SGLWRFLASHINT 6
763 #define V_SGLWRFLASHINT(x) ((x) << S_SGLWRFLASHINT)
764 #define F_SGLWRFLASHINT V_SGLWRFLASHINT(1U)
766 #define S_WRBLKFLASHINT 5
767 #define V_WRBLKFLASHINT(x) ((x) << S_WRBLKFLASHINT)
768 #define F_WRBLKFLASHINT V_WRBLKFLASHINT(1U)
770 #define S_BLKWRBOOTINT 4
771 #define V_BLKWRBOOTINT(x) ((x) << S_BLKWRBOOTINT)
772 #define F_BLKWRBOOTINT V_BLKWRBOOTINT(1U)
774 #define S_FLASHRANGEINT 2
775 #define V_FLASHRANGEINT(x) ((x) << S_FLASHRANGEINT)
776 #define F_FLASHRANGEINT V_FLASHRANGEINT(1U)
778 #define S_SDRAMRANGEINT 1
779 #define V_SDRAMRANGEINT(x) ((x) << S_SDRAMRANGEINT)
780 #define F_SDRAMRANGEINT V_SDRAMRANGEINT(1U)
782 #define S_RSVDSPACEINT 0
783 #define V_RSVDSPACEINT(x) ((x) << S_RSVDSPACEINT)
784 #define F_RSVDSPACEINT V_RSVDSPACEINT(1U)
786 #define A_CIM_HOST_ACC_CTRL 0x2b0
788 #define S_HOSTBUSY 17
789 #define V_HOSTBUSY(x) ((x) << S_HOSTBUSY)
790 #define F_HOSTBUSY V_HOSTBUSY(1U)
792 #define A_CIM_HOST_ACC_DATA 0x2b4
794 #define A_TP_IN_CONFIG 0x300
797 #define V_NICMODE(x) ((x) << S_NICMODE)
798 #define F_NICMODE V_NICMODE(1U)
800 #define F_NICMODE V_NICMODE(1U)
802 #define S_IPV6ENABLE 15
803 #define V_IPV6ENABLE(x) ((x) << S_IPV6ENABLE)
804 #define F_IPV6ENABLE V_IPV6ENABLE(1U)
806 #define A_TP_OUT_CONFIG 0x304
808 #define S_VLANEXTRACTIONENABLE 12
810 #define A_TP_GLOBAL_CONFIG 0x308
812 #define S_TXPACINGENABLE 24
813 #define V_TXPACINGENABLE(x) ((x) << S_TXPACINGENABLE)
814 #define F_TXPACINGENABLE V_TXPACINGENABLE(1U)
817 #define V_PATHMTU(x) ((x) << S_PATHMTU)
818 #define F_PATHMTU V_PATHMTU(1U)
820 #define S_IPCHECKSUMOFFLOAD 13
821 #define V_IPCHECKSUMOFFLOAD(x) ((x) << S_IPCHECKSUMOFFLOAD)
822 #define F_IPCHECKSUMOFFLOAD V_IPCHECKSUMOFFLOAD(1U)
824 #define S_UDPCHECKSUMOFFLOAD 12
825 #define V_UDPCHECKSUMOFFLOAD(x) ((x) << S_UDPCHECKSUMOFFLOAD)
826 #define F_UDPCHECKSUMOFFLOAD V_UDPCHECKSUMOFFLOAD(1U)
828 #define S_TCPCHECKSUMOFFLOAD 11
829 #define V_TCPCHECKSUMOFFLOAD(x) ((x) << S_TCPCHECKSUMOFFLOAD)
830 #define F_TCPCHECKSUMOFFLOAD V_TCPCHECKSUMOFFLOAD(1U)
834 #define V_IPTTL(x) ((x) << S_IPTTL)
836 #define A_TP_CMM_MM_BASE 0x314
838 #define A_TP_CMM_TIMER_BASE 0x318
840 #define S_CMTIMERMAXNUM 28
841 #define M_CMTIMERMAXNUM 0x3
842 #define V_CMTIMERMAXNUM(x) ((x) << S_CMTIMERMAXNUM)
844 #define A_TP_PMM_SIZE 0x31c
846 #define A_TP_PMM_TX_BASE 0x320
848 #define A_TP_PMM_RX_BASE 0x328
850 #define A_TP_PMM_RX_PAGE_SIZE 0x32c
852 #define A_TP_PMM_RX_MAX_PAGE 0x330
854 #define A_TP_PMM_TX_PAGE_SIZE 0x334
856 #define A_TP_PMM_TX_MAX_PAGE 0x338
858 #define A_TP_TCP_OPTIONS 0x340
860 #define S_MTUDEFAULT 16
861 #define M_MTUDEFAULT 0xffff
862 #define V_MTUDEFAULT(x) ((x) << S_MTUDEFAULT)
864 #define S_MTUENABLE 10
865 #define V_MTUENABLE(x) ((x) << S_MTUENABLE)
866 #define F_MTUENABLE V_MTUENABLE(1U)
869 #define V_SACKRX(x) ((x) << S_SACKRX)
870 #define F_SACKRX V_SACKRX(1U)
874 #define M_SACKMODE 0x3
876 #define V_SACKMODE(x) ((x) << S_SACKMODE)
878 #define S_WINDOWSCALEMODE 2
879 #define M_WINDOWSCALEMODE 0x3
880 #define V_WINDOWSCALEMODE(x) ((x) << S_WINDOWSCALEMODE)
882 #define S_TIMESTAMPSMODE 0
884 #define M_TIMESTAMPSMODE 0x3
886 #define V_TIMESTAMPSMODE(x) ((x) << S_TIMESTAMPSMODE)
888 #define A_TP_DACK_CONFIG 0x344
890 #define S_AUTOSTATE3 30
891 #define M_AUTOSTATE3 0x3
892 #define V_AUTOSTATE3(x) ((x) << S_AUTOSTATE3)
894 #define S_AUTOSTATE2 28
895 #define M_AUTOSTATE2 0x3
896 #define V_AUTOSTATE2(x) ((x) << S_AUTOSTATE2)
898 #define S_AUTOSTATE1 26
899 #define M_AUTOSTATE1 0x3
900 #define V_AUTOSTATE1(x) ((x) << S_AUTOSTATE1)
902 #define S_BYTETHRESHOLD 5
903 #define M_BYTETHRESHOLD 0xfffff
904 #define V_BYTETHRESHOLD(x) ((x) << S_BYTETHRESHOLD)
906 #define S_MSSTHRESHOLD 3
907 #define M_MSSTHRESHOLD 0x3
908 #define V_MSSTHRESHOLD(x) ((x) << S_MSSTHRESHOLD)
910 #define S_AUTOCAREFUL 2
911 #define V_AUTOCAREFUL(x) ((x) << S_AUTOCAREFUL)
912 #define F_AUTOCAREFUL V_AUTOCAREFUL(1U)
914 #define S_AUTOENABLE 1
915 #define V_AUTOENABLE(x) ((x) << S_AUTOENABLE)
916 #define F_AUTOENABLE V_AUTOENABLE(1U)
918 #define S_DACK_MODE 0
919 #define V_DACK_MODE(x) ((x) << S_DACK_MODE)
920 #define F_DACK_MODE V_DACK_MODE(1U)
922 #define A_TP_PC_CONFIG 0x348
924 #define S_TXTOSQUEUEMAPMODE 26
925 #define V_TXTOSQUEUEMAPMODE(x) ((x) << S_TXTOSQUEUEMAPMODE)
926 #define F_TXTOSQUEUEMAPMODE V_TXTOSQUEUEMAPMODE(1U)
928 #define S_ENABLEEPCMDAFULL 23
929 #define V_ENABLEEPCMDAFULL(x) ((x) << S_ENABLEEPCMDAFULL)
930 #define F_ENABLEEPCMDAFULL V_ENABLEEPCMDAFULL(1U)
932 #define S_MODULATEUNIONMODE 22
933 #define V_MODULATEUNIONMODE(x) ((x) << S_MODULATEUNIONMODE)
934 #define F_MODULATEUNIONMODE V_MODULATEUNIONMODE(1U)
936 #define S_TXDEFERENABLE 20
937 #define V_TXDEFERENABLE(x) ((x) << S_TXDEFERENABLE)
938 #define F_TXDEFERENABLE V_TXDEFERENABLE(1U)
940 #define S_RXCONGESTIONMODE 19
941 #define V_RXCONGESTIONMODE(x) ((x) << S_RXCONGESTIONMODE)
942 #define F_RXCONGESTIONMODE V_RXCONGESTIONMODE(1U)
944 #define S_HEARBEATDACK 16
945 #define V_HEARBEATDACK(x) ((x) << S_HEARBEATDACK)
946 #define F_HEARBEATDACK V_HEARBEATDACK(1U)
948 #define S_TXCONGESTIONMODE 15
949 #define V_TXCONGESTIONMODE(x) ((x) << S_TXCONGESTIONMODE)
950 #define F_TXCONGESTIONMODE V_TXCONGESTIONMODE(1U)
952 #define S_ENABLEOCSPIFULL 30
953 #define V_ENABLEOCSPIFULL(x) ((x) << S_ENABLEOCSPIFULL)
954 #define F_ENABLEOCSPIFULL V_ENABLEOCSPIFULL(1U)
957 #define V_LOCKTID(x) ((x) << S_LOCKTID)
958 #define F_LOCKTID V_LOCKTID(1U)
960 #define A_TP_PC_CONFIG2 0x34c
962 #define S_CHDRAFULL 4
963 #define V_CHDRAFULL(x) ((x) << S_CHDRAFULL)
964 #define F_CHDRAFULL V_CHDRAFULL(1U)
966 #define A_TP_TCP_BACKOFF_REG0 0x350
968 #define A_TP_TCP_BACKOFF_REG1 0x354
970 #define A_TP_TCP_BACKOFF_REG2 0x358
972 #define A_TP_TCP_BACKOFF_REG3 0x35c
974 #define A_TP_PARA_REG2 0x368
976 #define S_MAXRXDATA 16
977 #define M_MAXRXDATA 0xffff
978 #define V_MAXRXDATA(x) ((x) << S_MAXRXDATA)
980 #define S_RXCOALESCESIZE 0
981 #define M_RXCOALESCESIZE 0xffff
982 #define V_RXCOALESCESIZE(x) ((x) << S_RXCOALESCESIZE)
984 #define A_TP_PARA_REG3 0x36c
986 #define S_TXDATAACKIDX 16
987 #define M_TXDATAACKIDX 0xf
989 #define V_TXDATAACKIDX(x) ((x) << S_TXDATAACKIDX)
991 #define S_TXPACEAUTOSTRICT 10
992 #define V_TXPACEAUTOSTRICT(x) ((x) << S_TXPACEAUTOSTRICT)
993 #define F_TXPACEAUTOSTRICT V_TXPACEAUTOSTRICT(1U)
995 #define S_TXPACEFIXED 9
996 #define V_TXPACEFIXED(x) ((x) << S_TXPACEFIXED)
997 #define F_TXPACEFIXED V_TXPACEFIXED(1U)
999 #define S_TXPACEAUTO 8
1000 #define V_TXPACEAUTO(x) ((x) << S_TXPACEAUTO)
1001 #define F_TXPACEAUTO V_TXPACEAUTO(1U)
1003 #define S_RXCOALESCEENABLE 1
1004 #define V_RXCOALESCEENABLE(x) ((x) << S_RXCOALESCEENABLE)
1005 #define F_RXCOALESCEENABLE V_RXCOALESCEENABLE(1U)
1007 #define S_RXCOALESCEPSHEN 0
1008 #define V_RXCOALESCEPSHEN(x) ((x) << S_RXCOALESCEPSHEN)
1009 #define F_RXCOALESCEPSHEN V_RXCOALESCEPSHEN(1U)
1011 #define A_TP_PARA_REG4 0x370
1013 #define A_TP_PARA_REG6 0x378
1015 #define S_T3A_ENABLEESND 13
1016 #define V_T3A_ENABLEESND(x) ((x) << S_T3A_ENABLEESND)
1017 #define F_T3A_ENABLEESND V_T3A_ENABLEESND(1U)
1019 #define S_ENABLEESND 11
1020 #define V_ENABLEESND(x) ((x) << S_ENABLEESND)
1021 #define F_ENABLEESND V_ENABLEESND(1U)
1023 #define A_TP_PARA_REG7 0x37c
1025 #define S_PMMAXXFERLEN1 16
1026 #define M_PMMAXXFERLEN1 0xffff
1027 #define V_PMMAXXFERLEN1(x) ((x) << S_PMMAXXFERLEN1)
1029 #define S_PMMAXXFERLEN0 0
1030 #define M_PMMAXXFERLEN0 0xffff
1031 #define V_PMMAXXFERLEN0(x) ((x) << S_PMMAXXFERLEN0)
1033 #define A_TP_TIMER_RESOLUTION 0x390
1035 #define S_TIMERRESOLUTION 16
1036 #define M_TIMERRESOLUTION 0xff
1037 #define V_TIMERRESOLUTION(x) ((x) << S_TIMERRESOLUTION)
1039 #define S_TIMESTAMPRESOLUTION 8
1040 #define M_TIMESTAMPRESOLUTION 0xff
1041 #define V_TIMESTAMPRESOLUTION(x) ((x) << S_TIMESTAMPRESOLUTION)
1043 #define S_DELAYEDACKRESOLUTION 0
1044 #define M_DELAYEDACKRESOLUTION 0xff
1045 #define V_DELAYEDACKRESOLUTION(x) ((x) << S_DELAYEDACKRESOLUTION)
1047 #define A_TP_MSL 0x394
1049 #define A_TP_RXT_MIN 0x398
1051 #define A_TP_RXT_MAX 0x39c
1053 #define A_TP_PERS_MIN 0x3a0
1055 #define A_TP_PERS_MAX 0x3a4
1057 #define A_TP_KEEP_IDLE 0x3a8
1059 #define A_TP_KEEP_INTVL 0x3ac
1061 #define A_TP_INIT_SRTT 0x3b0
1063 #define A_TP_DACK_TIMER 0x3b4
1065 #define A_TP_FINWAIT2_TIMER 0x3b8
1067 #define A_TP_SHIFT_CNT 0x3c0
1069 #define S_SYNSHIFTMAX 24
1071 #define M_SYNSHIFTMAX 0xff
1073 #define V_SYNSHIFTMAX(x) ((x) << S_SYNSHIFTMAX)
1075 #define S_RXTSHIFTMAXR1 20
1077 #define M_RXTSHIFTMAXR1 0xf
1079 #define V_RXTSHIFTMAXR1(x) ((x) << S_RXTSHIFTMAXR1)
1081 #define S_RXTSHIFTMAXR2 16
1083 #define M_RXTSHIFTMAXR2 0xf
1085 #define V_RXTSHIFTMAXR2(x) ((x) << S_RXTSHIFTMAXR2)
1087 #define S_PERSHIFTBACKOFFMAX 12
1088 #define M_PERSHIFTBACKOFFMAX 0xf
1089 #define V_PERSHIFTBACKOFFMAX(x) ((x) << S_PERSHIFTBACKOFFMAX)
1091 #define S_PERSHIFTMAX 8
1092 #define M_PERSHIFTMAX 0xf
1093 #define V_PERSHIFTMAX(x) ((x) << S_PERSHIFTMAX)
1095 #define S_KEEPALIVEMAX 0
1097 #define M_KEEPALIVEMAX 0xff
1099 #define V_KEEPALIVEMAX(x) ((x) << S_KEEPALIVEMAX)
1101 #define A_TP_MTU_PORT_TABLE 0x3d0
1103 #define A_TP_CCTRL_TABLE 0x3dc
1105 #define A_TP_MTU_TABLE 0x3e4
1107 #define A_TP_RSS_MAP_TABLE 0x3e8
1109 #define A_TP_RSS_LKP_TABLE 0x3ec
1111 #define A_TP_RSS_CONFIG 0x3f0
1113 #define S_TNL4TUPEN 29
1114 #define V_TNL4TUPEN(x) ((x) << S_TNL4TUPEN)
1115 #define F_TNL4TUPEN V_TNL4TUPEN(1U)
1117 #define S_TNL2TUPEN 28
1118 #define V_TNL2TUPEN(x) ((x) << S_TNL2TUPEN)
1119 #define F_TNL2TUPEN V_TNL2TUPEN(1U)
1121 #define S_TNLPRTEN 26
1122 #define V_TNLPRTEN(x) ((x) << S_TNLPRTEN)
1123 #define F_TNLPRTEN V_TNLPRTEN(1U)
1125 #define S_TNLMAPEN 25
1126 #define V_TNLMAPEN(x) ((x) << S_TNLMAPEN)
1127 #define F_TNLMAPEN V_TNLMAPEN(1U)
1129 #define S_TNLLKPEN 24
1130 #define V_TNLLKPEN(x) ((x) << S_TNLLKPEN)
1131 #define F_TNLLKPEN V_TNLLKPEN(1U)
1133 #define S_RRCPLCPUSIZE 4
1134 #define M_RRCPLCPUSIZE 0x7
1135 #define V_RRCPLCPUSIZE(x) ((x) << S_RRCPLCPUSIZE)
1137 #define S_RQFEEDBACKENABLE 3
1138 #define V_RQFEEDBACKENABLE(x) ((x) << S_RQFEEDBACKENABLE)
1139 #define F_RQFEEDBACKENABLE V_RQFEEDBACKENABLE(1U)
1143 #define A_TP_TM_PIO_ADDR 0x418
1145 #define A_TP_TM_PIO_DATA 0x41c
1147 #define A_TP_TX_MOD_QUE_TABLE 0x420
1149 #define A_TP_TX_RESOURCE_LIMIT 0x424
1151 #define A_TP_TX_MOD_QUEUE_REQ_MAP 0x428
1153 #define S_TX_MOD_QUEUE_REQ_MAP 0
1154 #define M_TX_MOD_QUEUE_REQ_MAP 0xff
1155 #define V_TX_MOD_QUEUE_REQ_MAP(x) ((x) << S_TX_MOD_QUEUE_REQ_MAP)
1157 #define A_TP_TX_MOD_QUEUE_WEIGHT1 0x42c
1159 #define A_TP_TX_MOD_QUEUE_WEIGHT0 0x430
1161 #define A_TP_MOD_CHANNEL_WEIGHT 0x434
1163 #define A_TP_PIO_ADDR 0x440
1165 #define A_TP_PIO_DATA 0x444
1167 #define A_TP_RESET 0x44c
1169 #define S_FLSTINITENABLE 1
1170 #define V_FLSTINITENABLE(x) ((x) << S_FLSTINITENABLE)
1171 #define F_FLSTINITENABLE V_FLSTINITENABLE(1U)
1174 #define V_TPRESET(x) ((x) << S_TPRESET)
1175 #define F_TPRESET V_TPRESET(1U)
1177 #define A_TP_CMM_MM_RX_FLST_BASE 0x460
1179 #define A_TP_CMM_MM_TX_FLST_BASE 0x464
1181 #define A_TP_CMM_MM_PS_FLST_BASE 0x468
1183 #define A_TP_MIB_INDEX 0x450
1185 #define A_TP_MIB_RDATA 0x454
1187 #define A_TP_CMM_MM_MAX_PSTRUCT 0x46c
1189 #define A_TP_INT_ENABLE 0x470
1191 #define A_TP_INT_CAUSE 0x474
1193 #define A_TP_TX_MOD_Q1_Q0_RATE_LIMIT 0x8
1195 #define A_TP_TX_DROP_CFG_CH0 0x12b
1197 #define A_TP_TX_DROP_MODE 0x12f
1199 #define A_TP_EGRESS_CONFIG 0x145
1201 #define S_REWRITEFORCETOSIZE 0
1202 #define V_REWRITEFORCETOSIZE(x) ((x) << S_REWRITEFORCETOSIZE)
1203 #define F_REWRITEFORCETOSIZE V_REWRITEFORCETOSIZE(1U)
1205 #define A_TP_TX_TRC_KEY0 0x20
1207 #define A_TP_RX_TRC_KEY0 0x120
1209 #define A_TP_TX_DROP_CNT_CH0 0x12d
1211 #define S_TXDROPCNTCH0RCVD 0
1212 #define M_TXDROPCNTCH0RCVD 0xffff
1213 #define V_TXDROPCNTCH0RCVD(x) ((x) << S_TXDROPCNTCH0RCVD)
1214 #define G_TXDROPCNTCH0RCVD(x) (((x) >> S_TXDROPCNTCH0RCVD) & \
1217 #define A_ULPRX_CTL 0x500
1219 #define S_ROUND_ROBIN 4
1220 #define V_ROUND_ROBIN(x) ((x) << S_ROUND_ROBIN)
1221 #define F_ROUND_ROBIN V_ROUND_ROBIN(1U)
1223 #define A_ULPRX_INT_ENABLE 0x504
1226 #define V_PARERR(x) ((x) << S_PARERR)
1227 #define F_PARERR V_PARERR(1U)
1229 #define A_ULPRX_INT_CAUSE 0x508
1231 #define A_ULPRX_ISCSI_LLIMIT 0x50c
1233 #define A_ULPRX_ISCSI_ULIMIT 0x510
1235 #define A_ULPRX_ISCSI_TAGMASK 0x514
1239 #define V_HPZ0(x) ((x) << S_HPZ0)
1240 #define G_HPZ0(x) (((x) >> S_HPZ0) & M_HPZ0)
1242 #define A_ULPRX_TDDP_LLIMIT 0x51c
1244 #define A_ULPRX_TDDP_ULIMIT 0x520
1245 #define A_ULPRX_TDDP_PSZ 0x528
1247 #define A_ULPRX_STAG_LLIMIT 0x52c
1249 #define A_ULPRX_STAG_ULIMIT 0x530
1251 #define A_ULPRX_RQ_LLIMIT 0x534
1252 #define A_ULPRX_RQ_LLIMIT 0x534
1254 #define A_ULPRX_RQ_ULIMIT 0x538
1255 #define A_ULPRX_RQ_ULIMIT 0x538
1257 #define A_ULPRX_PBL_LLIMIT 0x53c
1259 #define A_ULPRX_PBL_ULIMIT 0x540
1260 #define A_ULPRX_PBL_ULIMIT 0x540
1262 #define A_ULPRX_TDDP_TAGMASK 0x524
1264 #define A_ULPRX_RQ_LLIMIT 0x534
1265 #define A_ULPRX_RQ_LLIMIT 0x534
1267 #define A_ULPRX_RQ_ULIMIT 0x538
1268 #define A_ULPRX_RQ_ULIMIT 0x538
1270 #define A_ULPRX_PBL_ULIMIT 0x540
1271 #define A_ULPRX_PBL_ULIMIT 0x540
1273 #define A_ULPTX_CONFIG 0x580
1275 #define S_CFG_RR_ARB 0
1276 #define V_CFG_RR_ARB(x) ((x) << S_CFG_RR_ARB)
1277 #define F_CFG_RR_ARB V_CFG_RR_ARB(1U)
1279 #define A_ULPTX_INT_ENABLE 0x584
1281 #define S_PBL_BOUND_ERR_CH1 1
1282 #define V_PBL_BOUND_ERR_CH1(x) ((x) << S_PBL_BOUND_ERR_CH1)
1283 #define F_PBL_BOUND_ERR_CH1 V_PBL_BOUND_ERR_CH1(1U)
1285 #define S_PBL_BOUND_ERR_CH0 0
1286 #define V_PBL_BOUND_ERR_CH0(x) ((x) << S_PBL_BOUND_ERR_CH0)
1287 #define F_PBL_BOUND_ERR_CH0 V_PBL_BOUND_ERR_CH0(1U)
1289 #define A_ULPTX_INT_CAUSE 0x588
1291 #define A_ULPTX_TPT_LLIMIT 0x58c
1293 #define A_ULPTX_TPT_ULIMIT 0x590
1295 #define A_ULPTX_PBL_LLIMIT 0x594
1297 #define A_ULPTX_PBL_ULIMIT 0x598
1299 #define A_ULPTX_DMA_WEIGHT 0x5ac
1301 #define S_D1_WEIGHT 16
1302 #define M_D1_WEIGHT 0xffff
1303 #define V_D1_WEIGHT(x) ((x) << S_D1_WEIGHT)
1305 #define S_D0_WEIGHT 0
1306 #define M_D0_WEIGHT 0xffff
1307 #define V_D0_WEIGHT(x) ((x) << S_D0_WEIGHT)
1309 #define A_PM1_RX_CFG 0x5c0
1311 #define A_PM1_RX_INT_ENABLE 0x5d8
1313 #define S_ZERO_E_CMD_ERROR 18
1314 #define V_ZERO_E_CMD_ERROR(x) ((x) << S_ZERO_E_CMD_ERROR)
1315 #define F_ZERO_E_CMD_ERROR V_ZERO_E_CMD_ERROR(1U)
1317 #define S_IESPI0_FIFO2X_RX_FRAMING_ERROR 17
1318 #define V_IESPI0_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_IESPI0_FIFO2X_RX_FRAMING_ERROR)
1319 #define F_IESPI0_FIFO2X_RX_FRAMING_ERROR V_IESPI0_FIFO2X_RX_FRAMING_ERROR(1U)
1321 #define S_IESPI1_FIFO2X_RX_FRAMING_ERROR 16
1322 #define V_IESPI1_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_IESPI1_FIFO2X_RX_FRAMING_ERROR)
1323 #define F_IESPI1_FIFO2X_RX_FRAMING_ERROR V_IESPI1_FIFO2X_RX_FRAMING_ERROR(1U)
1325 #define S_IESPI0_RX_FRAMING_ERROR 15
1326 #define V_IESPI0_RX_FRAMING_ERROR(x) ((x) << S_IESPI0_RX_FRAMING_ERROR)
1327 #define F_IESPI0_RX_FRAMING_ERROR V_IESPI0_RX_FRAMING_ERROR(1U)
1329 #define S_IESPI1_RX_FRAMING_ERROR 14
1330 #define V_IESPI1_RX_FRAMING_ERROR(x) ((x) << S_IESPI1_RX_FRAMING_ERROR)
1331 #define F_IESPI1_RX_FRAMING_ERROR V_IESPI1_RX_FRAMING_ERROR(1U)
1333 #define S_IESPI0_TX_FRAMING_ERROR 13
1334 #define V_IESPI0_TX_FRAMING_ERROR(x) ((x) << S_IESPI0_TX_FRAMING_ERROR)
1335 #define F_IESPI0_TX_FRAMING_ERROR V_IESPI0_TX_FRAMING_ERROR(1U)
1337 #define S_IESPI1_TX_FRAMING_ERROR 12
1338 #define V_IESPI1_TX_FRAMING_ERROR(x) ((x) << S_IESPI1_TX_FRAMING_ERROR)
1339 #define F_IESPI1_TX_FRAMING_ERROR V_IESPI1_TX_FRAMING_ERROR(1U)
1341 #define S_OCSPI0_RX_FRAMING_ERROR 11
1342 #define V_OCSPI0_RX_FRAMING_ERROR(x) ((x) << S_OCSPI0_RX_FRAMING_ERROR)
1343 #define F_OCSPI0_RX_FRAMING_ERROR V_OCSPI0_RX_FRAMING_ERROR(1U)
1345 #define S_OCSPI1_RX_FRAMING_ERROR 10
1346 #define V_OCSPI1_RX_FRAMING_ERROR(x) ((x) << S_OCSPI1_RX_FRAMING_ERROR)
1347 #define F_OCSPI1_RX_FRAMING_ERROR V_OCSPI1_RX_FRAMING_ERROR(1U)
1349 #define S_OCSPI0_TX_FRAMING_ERROR 9
1350 #define V_OCSPI0_TX_FRAMING_ERROR(x) ((x) << S_OCSPI0_TX_FRAMING_ERROR)
1351 #define F_OCSPI0_TX_FRAMING_ERROR V_OCSPI0_TX_FRAMING_ERROR(1U)
1353 #define S_OCSPI1_TX_FRAMING_ERROR 8
1354 #define V_OCSPI1_TX_FRAMING_ERROR(x) ((x) << S_OCSPI1_TX_FRAMING_ERROR)
1355 #define F_OCSPI1_TX_FRAMING_ERROR V_OCSPI1_TX_FRAMING_ERROR(1U)
1357 #define S_OCSPI0_OFIFO2X_TX_FRAMING_ERROR 7
1358 #define V_OCSPI0_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OCSPI0_OFIFO2X_TX_FRAMING_ERROR)
1359 #define F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR V_OCSPI0_OFIFO2X_TX_FRAMING_ERROR(1U)
1361 #define S_OCSPI1_OFIFO2X_TX_FRAMING_ERROR 6
1362 #define V_OCSPI1_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OCSPI1_OFIFO2X_TX_FRAMING_ERROR)
1363 #define F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR V_OCSPI1_OFIFO2X_TX_FRAMING_ERROR(1U)
1365 #define S_IESPI_PAR_ERROR 3
1366 #define M_IESPI_PAR_ERROR 0x7
1368 #define V_IESPI_PAR_ERROR(x) ((x) << S_IESPI_PAR_ERROR)
1370 #define S_OCSPI_PAR_ERROR 0
1371 #define M_OCSPI_PAR_ERROR 0x7
1373 #define V_OCSPI_PAR_ERROR(x) ((x) << S_OCSPI_PAR_ERROR)
1375 #define A_PM1_RX_INT_CAUSE 0x5dc
1377 #define A_PM1_TX_CFG 0x5e0
1379 #define A_PM1_TX_INT_ENABLE 0x5f8
1381 #define S_ZERO_C_CMD_ERROR 18
1382 #define V_ZERO_C_CMD_ERROR(x) ((x) << S_ZERO_C_CMD_ERROR)
1383 #define F_ZERO_C_CMD_ERROR V_ZERO_C_CMD_ERROR(1U)
1385 #define S_ICSPI0_FIFO2X_RX_FRAMING_ERROR 17
1386 #define V_ICSPI0_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_ICSPI0_FIFO2X_RX_FRAMING_ERROR)
1387 #define F_ICSPI0_FIFO2X_RX_FRAMING_ERROR V_ICSPI0_FIFO2X_RX_FRAMING_ERROR(1U)
1389 #define S_ICSPI1_FIFO2X_RX_FRAMING_ERROR 16
1390 #define V_ICSPI1_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_ICSPI1_FIFO2X_RX_FRAMING_ERROR)
1391 #define F_ICSPI1_FIFO2X_RX_FRAMING_ERROR V_ICSPI1_FIFO2X_RX_FRAMING_ERROR(1U)
1393 #define S_ICSPI0_RX_FRAMING_ERROR 15
1394 #define V_ICSPI0_RX_FRAMING_ERROR(x) ((x) << S_ICSPI0_RX_FRAMING_ERROR)
1395 #define F_ICSPI0_RX_FRAMING_ERROR V_ICSPI0_RX_FRAMING_ERROR(1U)
1397 #define S_ICSPI1_RX_FRAMING_ERROR 14
1398 #define V_ICSPI1_RX_FRAMING_ERROR(x) ((x) << S_ICSPI1_RX_FRAMING_ERROR)
1399 #define F_ICSPI1_RX_FRAMING_ERROR V_ICSPI1_RX_FRAMING_ERROR(1U)
1401 #define S_ICSPI0_TX_FRAMING_ERROR 13
1402 #define V_ICSPI0_TX_FRAMING_ERROR(x) ((x) << S_ICSPI0_TX_FRAMING_ERROR)
1403 #define F_ICSPI0_TX_FRAMING_ERROR V_ICSPI0_TX_FRAMING_ERROR(1U)
1405 #define S_ICSPI1_TX_FRAMING_ERROR 12
1406 #define V_ICSPI1_TX_FRAMING_ERROR(x) ((x) << S_ICSPI1_TX_FRAMING_ERROR)
1407 #define F_ICSPI1_TX_FRAMING_ERROR V_ICSPI1_TX_FRAMING_ERROR(1U)
1409 #define S_OESPI0_RX_FRAMING_ERROR 11
1410 #define V_OESPI0_RX_FRAMING_ERROR(x) ((x) << S_OESPI0_RX_FRAMING_ERROR)
1411 #define F_OESPI0_RX_FRAMING_ERROR V_OESPI0_RX_FRAMING_ERROR(1U)
1413 #define S_OESPI1_RX_FRAMING_ERROR 10
1414 #define V_OESPI1_RX_FRAMING_ERROR(x) ((x) << S_OESPI1_RX_FRAMING_ERROR)
1415 #define F_OESPI1_RX_FRAMING_ERROR V_OESPI1_RX_FRAMING_ERROR(1U)
1417 #define S_OESPI0_TX_FRAMING_ERROR 9
1418 #define V_OESPI0_TX_FRAMING_ERROR(x) ((x) << S_OESPI0_TX_FRAMING_ERROR)
1419 #define F_OESPI0_TX_FRAMING_ERROR V_OESPI0_TX_FRAMING_ERROR(1U)
1421 #define S_OESPI1_TX_FRAMING_ERROR 8
1422 #define V_OESPI1_TX_FRAMING_ERROR(x) ((x) << S_OESPI1_TX_FRAMING_ERROR)
1423 #define F_OESPI1_TX_FRAMING_ERROR V_OESPI1_TX_FRAMING_ERROR(1U)
1425 #define S_OESPI0_OFIFO2X_TX_FRAMING_ERROR 7
1426 #define V_OESPI0_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OESPI0_OFIFO2X_TX_FRAMING_ERROR)
1427 #define F_OESPI0_OFIFO2X_TX_FRAMING_ERROR V_OESPI0_OFIFO2X_TX_FRAMING_ERROR(1U)
1429 #define S_OESPI1_OFIFO2X_TX_FRAMING_ERROR 6
1430 #define V_OESPI1_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OESPI1_OFIFO2X_TX_FRAMING_ERROR)
1431 #define F_OESPI1_OFIFO2X_TX_FRAMING_ERROR V_OESPI1_OFIFO2X_TX_FRAMING_ERROR(1U)
1433 #define S_ICSPI_PAR_ERROR 3
1434 #define M_ICSPI_PAR_ERROR 0x7
1436 #define V_ICSPI_PAR_ERROR(x) ((x) << S_ICSPI_PAR_ERROR)
1438 #define S_OESPI_PAR_ERROR 0
1439 #define M_OESPI_PAR_ERROR 0x7
1441 #define V_OESPI_PAR_ERROR(x) ((x) << S_OESPI_PAR_ERROR)
1443 #define A_PM1_TX_INT_CAUSE 0x5fc
1445 #define A_MPS_CFG 0x600
1447 #define S_TPRXPORTEN 4
1448 #define V_TPRXPORTEN(x) ((x) << S_TPRXPORTEN)
1449 #define F_TPRXPORTEN V_TPRXPORTEN(1U)
1451 #define S_TPTXPORT1EN 3
1452 #define V_TPTXPORT1EN(x) ((x) << S_TPTXPORT1EN)
1453 #define F_TPTXPORT1EN V_TPTXPORT1EN(1U)
1455 #define S_TPTXPORT0EN 2
1456 #define V_TPTXPORT0EN(x) ((x) << S_TPTXPORT0EN)
1457 #define F_TPTXPORT0EN V_TPTXPORT0EN(1U)
1459 #define S_PORT1ACTIVE 1
1460 #define V_PORT1ACTIVE(x) ((x) << S_PORT1ACTIVE)
1461 #define F_PORT1ACTIVE V_PORT1ACTIVE(1U)
1463 #define S_PORT0ACTIVE 0
1464 #define V_PORT0ACTIVE(x) ((x) << S_PORT0ACTIVE)
1465 #define F_PORT0ACTIVE V_PORT0ACTIVE(1U)
1467 #define S_ENFORCEPKT 11
1468 #define V_ENFORCEPKT(x) ((x) << S_ENFORCEPKT)
1469 #define F_ENFORCEPKT V_ENFORCEPKT(1U)
1471 #define A_MPS_INT_ENABLE 0x61c
1473 #define S_MCAPARERRENB 6
1474 #define M_MCAPARERRENB 0x7
1476 #define V_MCAPARERRENB(x) ((x) << S_MCAPARERRENB)
1478 #define S_RXTPPARERRENB 4
1479 #define M_RXTPPARERRENB 0x3
1481 #define V_RXTPPARERRENB(x) ((x) << S_RXTPPARERRENB)
1483 #define S_TX1TPPARERRENB 2
1484 #define M_TX1TPPARERRENB 0x3
1486 #define V_TX1TPPARERRENB(x) ((x) << S_TX1TPPARERRENB)
1488 #define S_TX0TPPARERRENB 0
1489 #define M_TX0TPPARERRENB 0x3
1491 #define V_TX0TPPARERRENB(x) ((x) << S_TX0TPPARERRENB)
1493 #define A_MPS_INT_CAUSE 0x620
1495 #define S_MCAPARERR 6
1496 #define M_MCAPARERR 0x7
1498 #define V_MCAPARERR(x) ((x) << S_MCAPARERR)
1500 #define S_RXTPPARERR 4
1501 #define M_RXTPPARERR 0x3
1503 #define V_RXTPPARERR(x) ((x) << S_RXTPPARERR)
1505 #define S_TX1TPPARERR 2
1506 #define M_TX1TPPARERR 0x3
1508 #define V_TX1TPPARERR(x) ((x) << S_TX1TPPARERR)
1510 #define S_TX0TPPARERR 0
1511 #define M_TX0TPPARERR 0x3
1513 #define V_TX0TPPARERR(x) ((x) << S_TX0TPPARERR)
1515 #define A_CPL_SWITCH_CNTRL 0x640
1517 #define A_CPL_INTR_ENABLE 0x650
1519 #define S_CIM_OVFL_ERROR 4
1520 #define V_CIM_OVFL_ERROR(x) ((x) << S_CIM_OVFL_ERROR)
1521 #define F_CIM_OVFL_ERROR V_CIM_OVFL_ERROR(1U)
1523 #define S_TP_FRAMING_ERROR 3
1524 #define V_TP_FRAMING_ERROR(x) ((x) << S_TP_FRAMING_ERROR)
1525 #define F_TP_FRAMING_ERROR V_TP_FRAMING_ERROR(1U)
1527 #define S_SGE_FRAMING_ERROR 2
1528 #define V_SGE_FRAMING_ERROR(x) ((x) << S_SGE_FRAMING_ERROR)
1529 #define F_SGE_FRAMING_ERROR V_SGE_FRAMING_ERROR(1U)
1531 #define S_CIM_FRAMING_ERROR 1
1532 #define V_CIM_FRAMING_ERROR(x) ((x) << S_CIM_FRAMING_ERROR)
1533 #define F_CIM_FRAMING_ERROR V_CIM_FRAMING_ERROR(1U)
1535 #define S_ZERO_SWITCH_ERROR 0
1536 #define V_ZERO_SWITCH_ERROR(x) ((x) << S_ZERO_SWITCH_ERROR)
1537 #define F_ZERO_SWITCH_ERROR V_ZERO_SWITCH_ERROR(1U)
1539 #define A_CPL_INTR_CAUSE 0x654
1541 #define A_CPL_MAP_TBL_DATA 0x65c
1543 #define A_SMB_GLOBAL_TIME_CFG 0x660
1545 #define A_I2C_CFG 0x6a0
1547 #define S_I2C_CLKDIV 0
1548 #define M_I2C_CLKDIV 0xfff
1549 #define V_I2C_CLKDIV(x) ((x) << S_I2C_CLKDIV)
1551 #define A_MI1_CFG 0x6b0
1554 #define M_CLKDIV 0xff
1555 #define V_CLKDIV(x) ((x) << S_CLKDIV)
1561 #define V_ST(x) ((x) << S_ST)
1563 #define G_ST(x) (((x) >> S_ST) & M_ST)
1566 #define V_PREEN(x) ((x) << S_PREEN)
1567 #define F_PREEN V_PREEN(1U)
1570 #define V_MDIINV(x) ((x) << S_MDIINV)
1571 #define F_MDIINV V_MDIINV(1U)
1574 #define V_MDIEN(x) ((x) << S_MDIEN)
1575 #define F_MDIEN V_MDIEN(1U)
1577 #define A_MI1_ADDR 0x6b4
1580 #define M_PHYADDR 0x1f
1581 #define V_PHYADDR(x) ((x) << S_PHYADDR)
1584 #define M_REGADDR 0x1f
1585 #define V_REGADDR(x) ((x) << S_REGADDR)
1587 #define A_MI1_DATA 0x6b8
1589 #define A_MI1_OP 0x6bc
1592 #define M_MDI_OP 0x3
1593 #define V_MDI_OP(x) ((x) << S_MDI_OP)
1595 #define A_SF_DATA 0x6d8
1597 #define A_SF_OP 0x6dc
1600 #define M_BYTECNT 0x3
1601 #define V_BYTECNT(x) ((x) << S_BYTECNT)
1603 #define A_PL_INT_ENABLE0 0x6e0
1606 #define V_T3DBG(x) ((x) << S_T3DBG)
1607 #define F_T3DBG V_T3DBG(1U)
1609 #define S_XGMAC0_1 20
1610 #define V_XGMAC0_1(x) ((x) << S_XGMAC0_1)
1611 #define F_XGMAC0_1 V_XGMAC0_1(1U)
1613 #define S_XGMAC0_0 19
1614 #define V_XGMAC0_0(x) ((x) << S_XGMAC0_0)
1615 #define F_XGMAC0_0 V_XGMAC0_0(1U)
1618 #define V_MC5A(x) ((x) << S_MC5A)
1619 #define F_MC5A V_MC5A(1U)
1621 #define S_CPL_SWITCH 12
1622 #define V_CPL_SWITCH(x) ((x) << S_CPL_SWITCH)
1623 #define F_CPL_SWITCH V_CPL_SWITCH(1U)
1626 #define V_MPS0(x) ((x) << S_MPS0)
1627 #define F_MPS0 V_MPS0(1U)
1630 #define V_PM1_TX(x) ((x) << S_PM1_TX)
1631 #define F_PM1_TX V_PM1_TX(1U)
1634 #define V_PM1_RX(x) ((x) << S_PM1_RX)
1635 #define F_PM1_RX V_PM1_RX(1U)
1638 #define V_ULP2_TX(x) ((x) << S_ULP2_TX)
1639 #define F_ULP2_TX V_ULP2_TX(1U)
1642 #define V_ULP2_RX(x) ((x) << S_ULP2_RX)
1643 #define F_ULP2_RX V_ULP2_RX(1U)
1646 #define V_TP1(x) ((x) << S_TP1)
1647 #define F_TP1 V_TP1(1U)
1650 #define V_CIM(x) ((x) << S_CIM)
1651 #define F_CIM V_CIM(1U)
1654 #define V_MC7_CM(x) ((x) << S_MC7_CM)
1655 #define F_MC7_CM V_MC7_CM(1U)
1657 #define S_MC7_PMTX 3
1658 #define V_MC7_PMTX(x) ((x) << S_MC7_PMTX)
1659 #define F_MC7_PMTX V_MC7_PMTX(1U)
1661 #define S_MC7_PMRX 2
1662 #define V_MC7_PMRX(x) ((x) << S_MC7_PMRX)
1663 #define F_MC7_PMRX V_MC7_PMRX(1U)
1666 #define V_PCIM0(x) ((x) << S_PCIM0)
1667 #define F_PCIM0 V_PCIM0(1U)
1670 #define V_SGE3(x) ((x) << S_SGE3)
1671 #define F_SGE3 V_SGE3(1U)
1673 #define A_PL_INT_CAUSE0 0x6e4
1675 #define A_PL_RST 0x6f0
1678 #define V_CRSTWRM(x) ((x) << S_CRSTWRM)
1679 #define F_CRSTWRM V_CRSTWRM(1U)
1681 #define A_PL_REV 0x6f4
1683 #define A_PL_CLI 0x6f8
1685 #define A_MC5_DB_CONFIG 0x704
1687 #define S_TMTYPEHI 30
1688 #define V_TMTYPEHI(x) ((x) << S_TMTYPEHI)
1689 #define F_TMTYPEHI V_TMTYPEHI(1U)
1691 #define S_TMPARTSIZE 28
1692 #define M_TMPARTSIZE 0x3
1693 #define V_TMPARTSIZE(x) ((x) << S_TMPARTSIZE)
1694 #define G_TMPARTSIZE(x) (((x) >> S_TMPARTSIZE) & M_TMPARTSIZE)
1697 #define M_TMTYPE 0x3
1698 #define V_TMTYPE(x) ((x) << S_TMTYPE)
1699 #define G_TMTYPE(x) (((x) >> S_TMTYPE) & M_TMTYPE)
1702 #define V_COMPEN(x) ((x) << S_COMPEN)
1703 #define F_COMPEN V_COMPEN(1U)
1706 #define V_PRTYEN(x) ((x) << S_PRTYEN)
1707 #define F_PRTYEN V_PRTYEN(1U)
1710 #define V_MBUSEN(x) ((x) << S_MBUSEN)
1711 #define F_MBUSEN V_MBUSEN(1U)
1714 #define V_DBGIEN(x) ((x) << S_DBGIEN)
1715 #define F_DBGIEN V_DBGIEN(1U)
1718 #define V_TMRDY(x) ((x) << S_TMRDY)
1719 #define F_TMRDY V_TMRDY(1U)
1722 #define V_TMRST(x) ((x) << S_TMRST)
1723 #define F_TMRST V_TMRST(1U)
1726 #define V_TMMODE(x) ((x) << S_TMMODE)
1727 #define F_TMMODE V_TMMODE(1U)
1729 #define F_TMMODE V_TMMODE(1U)
1731 #define A_MC5_DB_ROUTING_TABLE_INDEX 0x70c
1733 #define A_MC5_DB_FILTER_TABLE 0x710
1735 #define A_MC5_DB_SERVER_INDEX 0x714
1737 #define A_MC5_DB_RSP_LATENCY 0x720
1740 #define M_RDLAT 0x1f
1741 #define V_RDLAT(x) ((x) << S_RDLAT)
1744 #define M_LRNLAT 0x1f
1745 #define V_LRNLAT(x) ((x) << S_LRNLAT)
1748 #define M_SRCHLAT 0x1f
1749 #define V_SRCHLAT(x) ((x) << S_SRCHLAT)
1751 #define A_MC5_DB_PART_ID_INDEX 0x72c
1753 #define A_MC5_DB_INT_ENABLE 0x740
1755 #define S_DELACTEMPTY 18
1756 #define V_DELACTEMPTY(x) ((x) << S_DELACTEMPTY)
1757 #define F_DELACTEMPTY V_DELACTEMPTY(1U)
1759 #define S_DISPQPARERR 17
1760 #define V_DISPQPARERR(x) ((x) << S_DISPQPARERR)
1761 #define F_DISPQPARERR V_DISPQPARERR(1U)
1763 #define S_REQQPARERR 16
1764 #define V_REQQPARERR(x) ((x) << S_REQQPARERR)
1765 #define F_REQQPARERR V_REQQPARERR(1U)
1767 #define S_UNKNOWNCMD 15
1768 #define V_UNKNOWNCMD(x) ((x) << S_UNKNOWNCMD)
1769 #define F_UNKNOWNCMD V_UNKNOWNCMD(1U)
1771 #define S_NFASRCHFAIL 8
1772 #define V_NFASRCHFAIL(x) ((x) << S_NFASRCHFAIL)
1773 #define F_NFASRCHFAIL V_NFASRCHFAIL(1U)
1775 #define S_ACTRGNFULL 7
1776 #define V_ACTRGNFULL(x) ((x) << S_ACTRGNFULL)
1777 #define F_ACTRGNFULL V_ACTRGNFULL(1U)
1779 #define S_PARITYERR 6
1780 #define V_PARITYERR(x) ((x) << S_PARITYERR)
1781 #define F_PARITYERR V_PARITYERR(1U)
1783 #define A_MC5_DB_INT_CAUSE 0x744
1785 #define A_MC5_DB_DBGI_CONFIG 0x774
1787 #define A_MC5_DB_DBGI_REQ_CMD 0x778
1789 #define A_MC5_DB_DBGI_REQ_ADDR0 0x77c
1791 #define A_MC5_DB_DBGI_REQ_ADDR1 0x780
1793 #define A_MC5_DB_DBGI_REQ_ADDR2 0x784
1795 #define A_MC5_DB_DBGI_REQ_DATA0 0x788
1797 #define A_MC5_DB_DBGI_REQ_DATA1 0x78c
1799 #define A_MC5_DB_DBGI_REQ_DATA2 0x790
1801 #define A_MC5_DB_DBGI_RSP_STATUS 0x7b0
1803 #define S_DBGIRSPVALID 0
1804 #define V_DBGIRSPVALID(x) ((x) << S_DBGIRSPVALID)
1805 #define F_DBGIRSPVALID V_DBGIRSPVALID(1U)
1807 #define A_MC5_DB_DBGI_RSP_DATA0 0x7b4
1809 #define A_MC5_DB_DBGI_RSP_DATA1 0x7b8
1811 #define A_MC5_DB_DBGI_RSP_DATA2 0x7bc
1813 #define A_MC5_DB_POPEN_DATA_WR_CMD 0x7cc
1815 #define A_MC5_DB_POPEN_MASK_WR_CMD 0x7d0
1817 #define A_MC5_DB_AOPEN_SRCH_CMD 0x7d4
1819 #define A_MC5_DB_AOPEN_LRN_CMD 0x7d8
1821 #define A_MC5_DB_SYN_SRCH_CMD 0x7dc
1823 #define A_MC5_DB_SYN_LRN_CMD 0x7e0
1825 #define A_MC5_DB_ACK_SRCH_CMD 0x7e4
1827 #define A_MC5_DB_ACK_LRN_CMD 0x7e8
1829 #define A_MC5_DB_ILOOKUP_CMD 0x7ec
1831 #define A_MC5_DB_ELOOKUP_CMD 0x7f0
1833 #define A_MC5_DB_DATA_WRITE_CMD 0x7f4
1835 #define A_MC5_DB_DATA_READ_CMD 0x7f8
1837 #define XGMAC0_0_BASE_ADDR 0x800
1839 #define A_XGM_TX_CTRL 0x800
1842 #define V_TXEN(x) ((x) << S_TXEN)
1843 #define F_TXEN V_TXEN(1U)
1845 #define A_XGM_TX_CFG 0x804
1847 #define S_TXPAUSEEN 0
1848 #define V_TXPAUSEEN(x) ((x) << S_TXPAUSEEN)
1849 #define F_TXPAUSEEN V_TXPAUSEEN(1U)
1851 #define A_XGM_TX_PAUSE_QUANTA 0x808
1853 #define A_XGM_RX_CTRL 0x80c
1856 #define V_RXEN(x) ((x) << S_RXEN)
1857 #define F_RXEN V_RXEN(1U)
1859 #define A_XGM_RX_CFG 0x810
1861 #define S_DISPAUSEFRAMES 9
1862 #define V_DISPAUSEFRAMES(x) ((x) << S_DISPAUSEFRAMES)
1863 #define F_DISPAUSEFRAMES V_DISPAUSEFRAMES(1U)
1865 #define S_EN1536BFRAMES 8
1866 #define V_EN1536BFRAMES(x) ((x) << S_EN1536BFRAMES)
1867 #define F_EN1536BFRAMES V_EN1536BFRAMES(1U)
1870 #define V_ENJUMBO(x) ((x) << S_ENJUMBO)
1871 #define F_ENJUMBO V_ENJUMBO(1U)
1874 #define V_RMFCS(x) ((x) << S_RMFCS)
1875 #define F_RMFCS V_RMFCS(1U)
1877 #define S_ENHASHMCAST 2
1878 #define V_ENHASHMCAST(x) ((x) << S_ENHASHMCAST)
1879 #define F_ENHASHMCAST V_ENHASHMCAST(1U)
1881 #define S_COPYALLFRAMES 0
1882 #define V_COPYALLFRAMES(x) ((x) << S_COPYALLFRAMES)
1883 #define F_COPYALLFRAMES V_COPYALLFRAMES(1U)
1885 #define A_XGM_RX_HASH_LOW 0x814
1887 #define A_XGM_RX_HASH_HIGH 0x818
1889 #define A_XGM_RX_EXACT_MATCH_LOW_1 0x81c
1891 #define A_XGM_RX_EXACT_MATCH_HIGH_1 0x820
1893 #define A_XGM_RX_EXACT_MATCH_LOW_2 0x824
1895 #define A_XGM_RX_EXACT_MATCH_LOW_3 0x82c
1897 #define A_XGM_RX_EXACT_MATCH_LOW_4 0x834
1899 #define A_XGM_RX_EXACT_MATCH_LOW_5 0x83c
1901 #define A_XGM_RX_EXACT_MATCH_LOW_6 0x844
1903 #define A_XGM_RX_EXACT_MATCH_LOW_7 0x84c
1905 #define A_XGM_RX_EXACT_MATCH_LOW_8 0x854
1907 #define A_XGM_STAT_CTRL 0x880
1909 #define S_CLRSTATS 2
1910 #define V_CLRSTATS(x) ((x) << S_CLRSTATS)
1911 #define F_CLRSTATS V_CLRSTATS(1U)
1913 #define A_XGM_RXFIFO_CFG 0x884
1915 #define S_RXFIFOPAUSEHWM 17
1916 #define M_RXFIFOPAUSEHWM 0xfff
1918 #define V_RXFIFOPAUSEHWM(x) ((x) << S_RXFIFOPAUSEHWM)
1920 #define G_RXFIFOPAUSEHWM(x) (((x) >> S_RXFIFOPAUSEHWM) & M_RXFIFOPAUSEHWM)
1922 #define S_RXFIFOPAUSELWM 5
1923 #define M_RXFIFOPAUSELWM 0xfff
1925 #define V_RXFIFOPAUSELWM(x) ((x) << S_RXFIFOPAUSELWM)
1927 #define G_RXFIFOPAUSELWM(x) (((x) >> S_RXFIFOPAUSELWM) & M_RXFIFOPAUSELWM)
1929 #define S_RXSTRFRWRD 1
1930 #define V_RXSTRFRWRD(x) ((x) << S_RXSTRFRWRD)
1931 #define F_RXSTRFRWRD V_RXSTRFRWRD(1U)
1933 #define S_DISERRFRAMES 0
1934 #define V_DISERRFRAMES(x) ((x) << S_DISERRFRAMES)
1935 #define F_DISERRFRAMES V_DISERRFRAMES(1U)
1937 #define A_XGM_TXFIFO_CFG 0x888
1940 #define M_TXIPG 0xff
1941 #define V_TXIPG(x) ((x) << S_TXIPG)
1942 #define G_TXIPG(x) (((x) >> S_TXIPG) & M_TXIPG)
1944 #define S_TXFIFOTHRESH 4
1945 #define M_TXFIFOTHRESH 0x1ff
1947 #define V_TXFIFOTHRESH(x) ((x) << S_TXFIFOTHRESH)
1949 #define S_ENDROPPKT 21
1950 #define V_ENDROPPKT(x) ((x) << S_ENDROPPKT)
1951 #define F_ENDROPPKT V_ENDROPPKT(1U)
1953 #define A_XGM_SERDES_CTRL 0x890
1954 #define A_XGM_SERDES_CTRL0 0x8e0
1956 #define S_SERDESRESET_ 24
1957 #define V_SERDESRESET_(x) ((x) << S_SERDESRESET_)
1958 #define F_SERDESRESET_ V_SERDESRESET_(1U)
1960 #define S_RXENABLE 4
1961 #define V_RXENABLE(x) ((x) << S_RXENABLE)
1962 #define F_RXENABLE V_RXENABLE(1U)
1964 #define S_TXENABLE 3
1965 #define V_TXENABLE(x) ((x) << S_TXENABLE)
1966 #define F_TXENABLE V_TXENABLE(1U)
1968 #define A_XGM_PAUSE_TIMER 0x890
1970 #define A_XGM_RGMII_IMP 0x89c
1972 #define S_XGM_IMPSETUPDATE 6
1973 #define V_XGM_IMPSETUPDATE(x) ((x) << S_XGM_IMPSETUPDATE)
1974 #define F_XGM_IMPSETUPDATE V_XGM_IMPSETUPDATE(1U)
1976 #define S_RGMIIIMPPD 3
1977 #define M_RGMIIIMPPD 0x7
1978 #define V_RGMIIIMPPD(x) ((x) << S_RGMIIIMPPD)
1980 #define S_RGMIIIMPPU 0
1981 #define M_RGMIIIMPPU 0x7
1982 #define V_RGMIIIMPPU(x) ((x) << S_RGMIIIMPPU)
1984 #define S_CALRESET 8
1985 #define V_CALRESET(x) ((x) << S_CALRESET)
1986 #define F_CALRESET V_CALRESET(1U)
1988 #define S_CALUPDATE 7
1989 #define V_CALUPDATE(x) ((x) << S_CALUPDATE)
1990 #define F_CALUPDATE V_CALUPDATE(1U)
1992 #define A_XGM_XAUI_IMP 0x8a0
1994 #define S_CALBUSY 31
1995 #define V_CALBUSY(x) ((x) << S_CALBUSY)
1996 #define F_CALBUSY V_CALBUSY(1U)
1998 #define S_XGM_CALFAULT 29
1999 #define V_XGM_CALFAULT(x) ((x) << S_XGM_CALFAULT)
2000 #define F_XGM_CALFAULT V_XGM_CALFAULT(1U)
2003 #define M_CALIMP 0x1f
2004 #define V_CALIMP(x) ((x) << S_CALIMP)
2005 #define G_CALIMP(x) (((x) >> S_CALIMP) & M_CALIMP)
2008 #define M_XAUIIMP 0x7
2009 #define V_XAUIIMP(x) ((x) << S_XAUIIMP)
2011 #define A_XGM_RX_MAX_PKT_SIZE 0x8a8
2012 #define A_XGM_RX_MAX_PKT_SIZE_ERR_CNT 0x9a4
2014 #define A_XGM_RESET_CTRL 0x8ac
2016 #define S_XG2G_RESET_ 3
2017 #define V_XG2G_RESET_(x) ((x) << S_XG2G_RESET_)
2018 #define F_XG2G_RESET_ V_XG2G_RESET_(1U)
2020 #define S_RGMII_RESET_ 2
2021 #define V_RGMII_RESET_(x) ((x) << S_RGMII_RESET_)
2022 #define F_RGMII_RESET_ V_RGMII_RESET_(1U)
2024 #define S_PCS_RESET_ 1
2025 #define V_PCS_RESET_(x) ((x) << S_PCS_RESET_)
2026 #define F_PCS_RESET_ V_PCS_RESET_(1U)
2028 #define S_MAC_RESET_ 0
2029 #define V_MAC_RESET_(x) ((x) << S_MAC_RESET_)
2030 #define F_MAC_RESET_ V_MAC_RESET_(1U)
2032 #define A_XGM_PORT_CFG 0x8b8
2034 #define S_CLKDIVRESET_ 3
2035 #define V_CLKDIVRESET_(x) ((x) << S_CLKDIVRESET_)
2036 #define F_CLKDIVRESET_ V_CLKDIVRESET_(1U)
2038 #define S_PORTSPEED 1
2039 #define M_PORTSPEED 0x3
2041 #define V_PORTSPEED(x) ((x) << S_PORTSPEED)
2044 #define V_ENRGMII(x) ((x) << S_ENRGMII)
2045 #define F_ENRGMII V_ENRGMII(1U)
2047 #define A_XGM_INT_ENABLE 0x8d4
2049 #define S_TXFIFO_PRTY_ERR 17
2050 #define M_TXFIFO_PRTY_ERR 0x7
2052 #define V_TXFIFO_PRTY_ERR(x) ((x) << S_TXFIFO_PRTY_ERR)
2054 #define S_RXFIFO_PRTY_ERR 14
2055 #define M_RXFIFO_PRTY_ERR 0x7
2057 #define V_RXFIFO_PRTY_ERR(x) ((x) << S_RXFIFO_PRTY_ERR)
2059 #define S_TXFIFO_UNDERRUN 13
2060 #define V_TXFIFO_UNDERRUN(x) ((x) << S_TXFIFO_UNDERRUN)
2061 #define F_TXFIFO_UNDERRUN V_TXFIFO_UNDERRUN(1U)
2063 #define S_RXFIFO_OVERFLOW 12
2064 #define V_RXFIFO_OVERFLOW(x) ((x) << S_RXFIFO_OVERFLOW)
2065 #define F_RXFIFO_OVERFLOW V_RXFIFO_OVERFLOW(1U)
2067 #define S_SERDES_LOS 4
2068 #define M_SERDES_LOS 0xf
2070 #define V_SERDES_LOS(x) ((x) << S_SERDES_LOS)
2072 #define S_XAUIPCSCTCERR 3
2073 #define V_XAUIPCSCTCERR(x) ((x) << S_XAUIPCSCTCERR)
2074 #define F_XAUIPCSCTCERR V_XAUIPCSCTCERR(1U)
2076 #define S_XAUIPCSALIGNCHANGE 2
2077 #define V_XAUIPCSALIGNCHANGE(x) ((x) << S_XAUIPCSALIGNCHANGE)
2078 #define F_XAUIPCSALIGNCHANGE V_XAUIPCSALIGNCHANGE(1U)
2080 #define A_XGM_INT_CAUSE 0x8d8
2082 #define A_XGM_XAUI_ACT_CTRL 0x8dc
2084 #define S_TXACTENABLE 1
2085 #define V_TXACTENABLE(x) ((x) << S_TXACTENABLE)
2086 #define F_TXACTENABLE V_TXACTENABLE(1U)
2088 #define A_XGM_SERDES_CTRL0 0x8e0
2091 #define V_RESET3(x) ((x) << S_RESET3)
2092 #define F_RESET3 V_RESET3(1U)
2095 #define V_RESET2(x) ((x) << S_RESET2)
2096 #define F_RESET2 V_RESET2(1U)
2099 #define V_RESET1(x) ((x) << S_RESET1)
2100 #define F_RESET1 V_RESET1(1U)
2103 #define V_RESET0(x) ((x) << S_RESET0)
2104 #define F_RESET0 V_RESET0(1U)
2107 #define V_PWRDN3(x) ((x) << S_PWRDN3)
2108 #define F_PWRDN3 V_PWRDN3(1U)
2111 #define V_PWRDN2(x) ((x) << S_PWRDN2)
2112 #define F_PWRDN2 V_PWRDN2(1U)
2115 #define V_PWRDN1(x) ((x) << S_PWRDN1)
2116 #define F_PWRDN1 V_PWRDN1(1U)
2119 #define V_PWRDN0(x) ((x) << S_PWRDN0)
2120 #define F_PWRDN0 V_PWRDN0(1U)
2122 #define S_RESETPLL23 15
2123 #define V_RESETPLL23(x) ((x) << S_RESETPLL23)
2124 #define F_RESETPLL23 V_RESETPLL23(1U)
2126 #define S_RESETPLL01 14
2127 #define V_RESETPLL01(x) ((x) << S_RESETPLL01)
2128 #define F_RESETPLL01 V_RESETPLL01(1U)
2130 #define A_XGM_SERDES_STAT0 0x8f0
2133 #define V_LOWSIG0(x) ((x) << S_LOWSIG0)
2134 #define F_LOWSIG0 V_LOWSIG0(1U)
2136 #define A_XGM_SERDES_STAT3 0x8fc
2138 #define A_XGM_STAT_TX_BYTE_LOW 0x900
2140 #define A_XGM_STAT_TX_BYTE_HIGH 0x904
2142 #define A_XGM_STAT_TX_FRAME_LOW 0x908
2144 #define A_XGM_STAT_TX_FRAME_HIGH 0x90c
2146 #define A_XGM_STAT_TX_BCAST 0x910
2148 #define A_XGM_STAT_TX_MCAST 0x914
2150 #define A_XGM_STAT_TX_PAUSE 0x918
2152 #define A_XGM_STAT_TX_64B_FRAMES 0x91c
2154 #define A_XGM_STAT_TX_65_127B_FRAMES 0x920
2156 #define A_XGM_STAT_TX_128_255B_FRAMES 0x924
2158 #define A_XGM_STAT_TX_256_511B_FRAMES 0x928
2160 #define A_XGM_STAT_TX_512_1023B_FRAMES 0x92c
2162 #define A_XGM_STAT_TX_1024_1518B_FRAMES 0x930
2164 #define A_XGM_STAT_TX_1519_MAXB_FRAMES 0x934
2166 #define A_XGM_STAT_TX_ERR_FRAMES 0x938
2168 #define A_XGM_STAT_RX_BYTES_LOW 0x93c
2170 #define A_XGM_STAT_RX_BYTES_HIGH 0x940
2172 #define A_XGM_STAT_RX_FRAMES_LOW 0x944
2174 #define A_XGM_STAT_RX_FRAMES_HIGH 0x948
2176 #define A_XGM_STAT_RX_BCAST_FRAMES 0x94c
2178 #define A_XGM_STAT_RX_MCAST_FRAMES 0x950
2180 #define A_XGM_STAT_RX_PAUSE_FRAMES 0x954
2182 #define A_XGM_STAT_RX_64B_FRAMES 0x958
2184 #define A_XGM_STAT_RX_65_127B_FRAMES 0x95c
2186 #define A_XGM_STAT_RX_128_255B_FRAMES 0x960
2188 #define A_XGM_STAT_RX_256_511B_FRAMES 0x964
2190 #define A_XGM_STAT_RX_512_1023B_FRAMES 0x968
2192 #define A_XGM_STAT_RX_1024_1518B_FRAMES 0x96c
2194 #define A_XGM_STAT_RX_1519_MAXB_FRAMES 0x970
2196 #define A_XGM_STAT_RX_SHORT_FRAMES 0x974
2198 #define A_XGM_STAT_RX_OVERSIZE_FRAMES 0x978
2200 #define A_XGM_STAT_RX_JABBER_FRAMES 0x97c
2202 #define A_XGM_STAT_RX_CRC_ERR_FRAMES 0x980
2204 #define A_XGM_STAT_RX_LENGTH_ERR_FRAMES 0x984
2206 #define A_XGM_STAT_RX_SYM_CODE_ERR_FRAMES 0x988
2208 #define A_XGM_SERDES_STATUS0 0x98c
2210 #define A_XGM_SERDES_STATUS1 0x990
2212 #define S_CMULOCK 31
2213 #define V_CMULOCK(x) ((x) << S_CMULOCK)
2214 #define F_CMULOCK V_CMULOCK(1U)
2216 #define A_XGM_RX_MAX_PKT_SIZE_ERR_CNT 0x9a4
2218 #define A_XGM_TX_SPI4_SOP_EOP_CNT 0x9a8
2220 #define S_TXSPI4SOPCNT 16
2221 #define M_TXSPI4SOPCNT 0xffff
2222 #define V_TXSPI4SOPCNT(x) ((x) << S_TXSPI4SOPCNT)
2223 #define G_TXSPI4SOPCNT(x) (((x) >> S_TXSPI4SOPCNT) & M_TXSPI4SOPCNT)
2225 #define A_XGM_RX_SPI4_SOP_EOP_CNT 0x9ac
2227 #define XGMAC0_1_BASE_ADDR 0xa00