1 #ifndef _ASM_IA64_HW_IRQ_H
2 #define _ASM_IA64_HW_IRQ_H
5 * Copyright (C) 2001-2003 Hewlett-Packard Co
6 * David Mosberger-Tang <davidm@hpl.hp.com>
9 #include <linux/interrupt.h>
10 #include <linux/sched.h>
11 #include <linux/types.h>
12 #include <linux/profile.h>
14 #include <asm/machvec.h>
15 #include <asm/ptrace.h>
18 typedef u8 ia64_vector;
23 * 1,3-14 are reserved from firmware
25 * 16-255 (vectored external interrupts) are available
27 * 15 spurious interrupt (see IVR)
29 * 16 lowest priority, 255 highest priority
31 * 15 classes of 16 interrupts each.
33 #define IA64_MIN_VECTORED_IRQ 16
34 #define IA64_MAX_VECTORED_IRQ 255
35 #define IA64_NUM_VECTORS 256
37 #define AUTO_ASSIGN -1
39 #define IA64_SPURIOUS_INT_VECTOR 0x0f
42 * Vectors 0x10-0x1f are used for low priority interrupts, e.g. CMCI.
44 #define IA64_CPEP_VECTOR 0x1c /* corrected platform error polling vector */
45 #define IA64_CMCP_VECTOR 0x1d /* corrected machine-check polling vector */
46 #define IA64_CPE_VECTOR 0x1e /* corrected platform error interrupt vector */
47 #define IA64_CMC_VECTOR 0x1f /* corrected machine-check interrupt vector */
49 * Vectors 0x20-0x2f are reserved for legacy ISA IRQs.
50 * Use vectors 0x30-0xe7 as the default device vector range for ia64.
51 * Platforms may choose to reduce this range in platform_irq_setup, but the
52 * platform range must fall within
53 * [IA64_DEF_FIRST_DEVICE_VECTOR..IA64_DEF_LAST_DEVICE_VECTOR]
55 extern int ia64_first_device_vector;
56 extern int ia64_last_device_vector;
58 #define IA64_DEF_FIRST_DEVICE_VECTOR 0x30
59 #define IA64_DEF_LAST_DEVICE_VECTOR 0xe7
60 #define IA64_FIRST_DEVICE_VECTOR ia64_first_device_vector
61 #define IA64_LAST_DEVICE_VECTOR ia64_last_device_vector
62 #define IA64_MAX_DEVICE_VECTORS (IA64_DEF_LAST_DEVICE_VECTOR - IA64_DEF_FIRST_DEVICE_VECTOR + 1)
63 #define IA64_NUM_DEVICE_VECTORS (IA64_LAST_DEVICE_VECTOR - IA64_FIRST_DEVICE_VECTOR + 1)
65 #define IA64_MCA_RENDEZ_VECTOR 0xe8 /* MCA rendez interrupt */
66 #define IA64_PERFMON_VECTOR 0xee /* performance monitor interrupt vector */
67 #define IA64_TIMER_VECTOR 0xef /* use highest-prio group 15 interrupt for timer */
68 #define IA64_MCA_WAKEUP_VECTOR 0xf0 /* MCA wakeup (must be >MCA_RENDEZ_VECTOR) */
69 #define IA64_IPI_LOCAL_TLB_FLUSH 0xfc /* SMP flush local TLB */
70 #define IA64_IPI_RESCHEDULE 0xfd /* SMP reschedule */
71 #define IA64_IPI_VECTOR 0xfe /* inter-processor interrupt vector */
73 /* Used for encoding redirected irqs */
75 #define IA64_IRQ_REDIRECTED (1 << 31)
77 /* IA64 inter-cpu interrupt related definitions */
79 #define IA64_IPI_DEFAULT_BASE_ADDR 0xfee00000
81 /* Delivery modes for inter-cpu interrupts */
83 IA64_IPI_DM_INT = 0x0, /* pend an external interrupt */
84 IA64_IPI_DM_PMI = 0x2, /* pend a PMI */
85 IA64_IPI_DM_NMI = 0x4, /* pend an NMI (vector 2) */
86 IA64_IPI_DM_INIT = 0x5, /* pend an INIT interrupt */
87 IA64_IPI_DM_EXTINT = 0x7, /* pend an 8259-compatible interrupt. */
90 extern __u8 isa_irq_to_vector_map[16];
91 #define isa_irq_to_vector(x) isa_irq_to_vector_map[(x)]
97 unsigned move_cleanup_count;
98 u8 move_in_progress : 1;
100 extern spinlock_t vector_lock;
101 extern struct irq_cfg irq_cfg[NR_IRQS];
102 #define irq_to_domain(x) irq_cfg[(x)].domain
103 DECLARE_PER_CPU(int[IA64_NUM_VECTORS], vector_irq);
105 extern struct hw_interrupt_type irq_type_ia64_lsapic; /* CPU-internal interrupt controller */
107 extern int bind_irq_vector(int irq, int vector, cpumask_t domain);
108 extern int assign_irq_vector (int irq); /* allocate a free vector */
109 extern void free_irq_vector (int vector);
110 extern int reserve_irq_vector (int vector);
111 extern void __setup_vector_irq(int cpu);
112 extern void ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect);
113 extern void register_percpu_irq (ia64_vector vec, struct irqaction *action);
114 extern int check_irq_used (int irq);
115 extern void destroy_and_reserve_irq (unsigned int irq);
117 #if defined(CONFIG_SMP) && (defined(CONFIG_IA64_GENERIC) || defined(CONFIG_IA64_DIG))
118 extern int irq_prepare_move(int irq, int cpu);
119 extern void irq_complete_move(unsigned int irq);
121 static inline int irq_prepare_move(int irq, int cpu) { return 0; }
122 static inline void irq_complete_move(unsigned int irq) {}
125 static inline void ia64_resend_irq(unsigned int vector)
127 platform_send_ipi(smp_processor_id(), vector, IA64_IPI_DM_INT, 0);
131 * Default implementations for the irq-descriptor API:
134 extern irq_desc_t irq_desc[NR_IRQS];
136 #ifndef CONFIG_IA64_GENERIC
137 static inline ia64_vector __ia64_irq_to_vector(int irq)
139 return irq_cfg[irq].vector;
142 static inline unsigned int
143 __ia64_local_vector_to_irq (ia64_vector vec)
145 return __get_cpu_var(vector_irq)[vec];
150 * Next follows the irq descriptor interface. On IA-64, each CPU supports 256 interrupt
151 * vectors. On smaller systems, there is a one-to-one correspondence between interrupt
152 * vectors and the Linux irq numbers. However, larger systems may have multiple interrupt
153 * domains meaning that the translation from vector number to irq number depends on the
154 * interrupt domain that a CPU belongs to. This API abstracts such platform-dependent
155 * differences and provides a uniform means to translate between vector and irq numbers
156 * and to obtain the irq descriptor for a given irq number.
159 /* Extract the IA-64 vector that corresponds to IRQ. */
160 static inline ia64_vector
161 irq_to_vector (int irq)
163 return platform_irq_to_vector(irq);
167 * Convert the local IA-64 vector to the corresponding irq number. This translation is
168 * done in the context of the interrupt domain that the currently executing CPU belongs
171 static inline unsigned int
172 local_vector_to_irq (ia64_vector vec)
174 return platform_local_vector_to_irq(vec);
177 #endif /* _ASM_IA64_HW_IRQ_H */