3 Broadcom BCM43xx wireless driver
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
6 Stefano Brivio <st3@riseup.net>
7 Michael Buesch <mbuesch@freenet.de>
8 Danny van Dyk <kugelfang@gentoo.org>
9 Andreas Jaggi <andreas.jaggi@waterwave.ch>
11 Some parts of the code in this file are derived from the ipw2200
12 driver Copyright(c) 2003 - 2004 Intel Corporation.
14 This program is free software; you can redistribute it and/or modify
15 it under the terms of the GNU General Public License as published by
16 the Free Software Foundation; either version 2 of the License, or
17 (at your option) any later version.
19 This program is distributed in the hope that it will be useful,
20 but WITHOUT ANY WARRANTY; without even the implied warranty of
21 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 GNU General Public License for more details.
24 You should have received a copy of the GNU General Public License
25 along with this program; see the file COPYING. If not, write to
26 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
27 Boston, MA 02110-1301, USA.
31 #include <linux/delay.h>
32 #include <linux/init.h>
33 #include <linux/moduleparam.h>
34 #include <linux/if_arp.h>
35 #include <linux/etherdevice.h>
36 #include <linux/version.h>
37 #include <linux/firmware.h>
38 #include <linux/wireless.h>
39 #include <linux/workqueue.h>
40 #include <linux/skbuff.h>
41 #include <linux/dma-mapping.h>
42 #include <net/iw_handler.h>
45 #include "bcm43xx_main.h"
46 #include "bcm43xx_debugfs.h"
47 #include "bcm43xx_radio.h"
48 #include "bcm43xx_phy.h"
49 #include "bcm43xx_dma.h"
50 #include "bcm43xx_pio.h"
51 #include "bcm43xx_power.h"
52 #include "bcm43xx_wx.h"
53 #include "bcm43xx_ethtool.h"
54 #include "bcm43xx_xmit.h"
55 #include "bcm43xx_sysfs.h"
58 MODULE_DESCRIPTION("Broadcom BCM43xx wireless driver");
59 MODULE_AUTHOR("Martin Langer");
60 MODULE_AUTHOR("Stefano Brivio");
61 MODULE_AUTHOR("Michael Buesch");
62 MODULE_LICENSE("GPL");
64 #ifdef CONFIG_BCM947XX
65 extern char *nvram_get(char *name);
68 #if defined(CONFIG_BCM43XX_DMA) && defined(CONFIG_BCM43XX_PIO)
69 static int modparam_pio;
70 module_param_named(pio, modparam_pio, int, 0444);
71 MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
72 #elif defined(CONFIG_BCM43XX_DMA)
73 # define modparam_pio 0
74 #elif defined(CONFIG_BCM43XX_PIO)
75 # define modparam_pio 1
78 static int modparam_bad_frames_preempt;
79 module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
80 MODULE_PARM_DESC(bad_frames_preempt, "enable(1) / disable(0) Bad Frames Preemption");
82 static int modparam_short_retry = BCM43xx_DEFAULT_SHORT_RETRY_LIMIT;
83 module_param_named(short_retry, modparam_short_retry, int, 0444);
84 MODULE_PARM_DESC(short_retry, "Short-Retry-Limit (0 - 15)");
86 static int modparam_long_retry = BCM43xx_DEFAULT_LONG_RETRY_LIMIT;
87 module_param_named(long_retry, modparam_long_retry, int, 0444);
88 MODULE_PARM_DESC(long_retry, "Long-Retry-Limit (0 - 15)");
90 static int modparam_locale = -1;
91 module_param_named(locale, modparam_locale, int, 0444);
92 MODULE_PARM_DESC(country, "Select LocaleCode 0-11 (For travelers)");
94 static int modparam_noleds;
95 module_param_named(noleds, modparam_noleds, int, 0444);
96 MODULE_PARM_DESC(noleds, "Turn off all LED activity");
98 static char modparam_fwpostfix[64];
99 module_param_string(fwpostfix, modparam_fwpostfix, 64, 0444);
100 MODULE_PARM_DESC(fwpostfix, "Postfix for .fw files. Useful for using multiple firmware image versions.");
103 /* If you want to debug with just a single device, enable this,
104 * where the string is the pci device ID (as given by the kernel's
105 * pci_name function) of the device to be used.
107 //#define DEBUG_SINGLE_DEVICE_ONLY "0001:11:00.0"
109 /* If you want to enable printing of each MMIO access, enable this. */
110 //#define DEBUG_ENABLE_MMIO_PRINT
112 /* If you want to enable printing of MMIO access within
113 * ucode/pcm upload, initvals write, enable this.
115 //#define DEBUG_ENABLE_UCODE_MMIO_PRINT
117 /* If you want to enable printing of PCI Config Space access, enable this */
118 //#define DEBUG_ENABLE_PCILOG
121 /* Detailed list maintained at:
122 * http://openfacts.berlios.de/index-en.phtml?title=Bcm43xxDevices
124 static struct pci_device_id bcm43xx_pci_tbl[] = {
125 /* Broadcom 4303 802.11b */
126 { PCI_VENDOR_ID_BROADCOM, 0x4301, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
127 /* Broadcom 4307 802.11b */
128 { PCI_VENDOR_ID_BROADCOM, 0x4307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
129 /* Broadcom 4311 802.11(a)/b/g */
130 { PCI_VENDOR_ID_BROADCOM, 0x4311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
131 /* Broadcom 4312 802.11a/b/g */
132 { PCI_VENDOR_ID_BROADCOM, 0x4312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
133 /* Broadcom 4318 802.11b/g */
134 { PCI_VENDOR_ID_BROADCOM, 0x4318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
135 /* Broadcom 4319 802.11a/b/g */
136 { PCI_VENDOR_ID_BROADCOM, 0x4319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
137 /* Broadcom 4306 802.11b/g */
138 { PCI_VENDOR_ID_BROADCOM, 0x4320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
139 /* Broadcom 4306 802.11a */
140 // { PCI_VENDOR_ID_BROADCOM, 0x4321, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
141 /* Broadcom 4309 802.11a/b/g */
142 { PCI_VENDOR_ID_BROADCOM, 0x4324, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
143 /* Broadcom 43XG 802.11b/g */
144 { PCI_VENDOR_ID_BROADCOM, 0x4325, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
145 #ifdef CONFIG_BCM947XX
146 /* SB bus on BCM947xx */
147 { PCI_VENDOR_ID_BROADCOM, 0x0800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
151 MODULE_DEVICE_TABLE(pci, bcm43xx_pci_tbl);
153 static void bcm43xx_ram_write(struct bcm43xx_private *bcm, u16 offset, u32 val)
157 status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
158 if (!(status & BCM43xx_SBF_XFER_REG_BYTESWAP))
161 bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_CONTROL, offset);
163 bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_DATA, val);
167 void bcm43xx_shm_control_word(struct bcm43xx_private *bcm,
168 u16 routing, u16 offset)
172 /* "offset" is the WORD offset. */
177 bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_CONTROL, control);
180 u32 bcm43xx_shm_read32(struct bcm43xx_private *bcm,
181 u16 routing, u16 offset)
185 if (routing == BCM43xx_SHM_SHARED) {
186 if (offset & 0x0003) {
187 /* Unaligned access */
188 bcm43xx_shm_control_word(bcm, routing, offset >> 2);
189 ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
191 bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
192 ret |= bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
198 bcm43xx_shm_control_word(bcm, routing, offset);
199 ret = bcm43xx_read32(bcm, BCM43xx_MMIO_SHM_DATA);
204 u16 bcm43xx_shm_read16(struct bcm43xx_private *bcm,
205 u16 routing, u16 offset)
209 if (routing == BCM43xx_SHM_SHARED) {
210 if (offset & 0x0003) {
211 /* Unaligned access */
212 bcm43xx_shm_control_word(bcm, routing, offset >> 2);
213 ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
219 bcm43xx_shm_control_word(bcm, routing, offset);
220 ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
225 void bcm43xx_shm_write32(struct bcm43xx_private *bcm,
226 u16 routing, u16 offset,
229 if (routing == BCM43xx_SHM_SHARED) {
230 if (offset & 0x0003) {
231 /* Unaligned access */
232 bcm43xx_shm_control_word(bcm, routing, offset >> 2);
234 bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
235 (value >> 16) & 0xffff);
237 bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
239 bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA,
245 bcm43xx_shm_control_word(bcm, routing, offset);
247 bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, value);
250 void bcm43xx_shm_write16(struct bcm43xx_private *bcm,
251 u16 routing, u16 offset,
254 if (routing == BCM43xx_SHM_SHARED) {
255 if (offset & 0x0003) {
256 /* Unaligned access */
257 bcm43xx_shm_control_word(bcm, routing, offset >> 2);
259 bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
265 bcm43xx_shm_control_word(bcm, routing, offset);
267 bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA, value);
270 void bcm43xx_tsf_read(struct bcm43xx_private *bcm, u64 *tsf)
272 /* We need to be careful. As we read the TSF from multiple
273 * registers, we should take care of register overflows.
274 * In theory, the whole tsf read process should be atomic.
275 * We try to be atomic here, by restaring the read process,
276 * if any of the high registers changed (overflew).
278 if (bcm->current_core->rev >= 3) {
279 u32 low, high, high2;
282 high = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
283 low = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW);
284 high2 = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
285 } while (unlikely(high != high2));
293 u16 test1, test2, test3;
296 v3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
297 v2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
298 v1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
299 v0 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_0);
301 test3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
302 test2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
303 test1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
304 } while (v3 != test3 || v2 != test2 || v1 != test1);
318 void bcm43xx_tsf_write(struct bcm43xx_private *bcm, u64 tsf)
322 status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
323 status |= BCM43xx_SBF_TIME_UPDATE;
324 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
327 /* Be careful with the in-progress timer.
328 * First zero out the low register, so we have a full
329 * register-overflow duration to complete the operation.
331 if (bcm->current_core->rev >= 3) {
332 u32 lo = (tsf & 0x00000000FFFFFFFFULL);
333 u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
335 bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, 0);
337 bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH, hi);
339 bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, lo);
341 u16 v0 = (tsf & 0x000000000000FFFFULL);
342 u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
343 u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
344 u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
346 bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, 0);
348 bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_3, v3);
350 bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_2, v2);
352 bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_1, v1);
354 bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, v0);
357 status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
358 status &= ~BCM43xx_SBF_TIME_UPDATE;
359 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
363 void bcm43xx_macfilter_set(struct bcm43xx_private *bcm,
370 bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_CONTROL, offset);
374 bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
377 bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
380 bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
383 static void bcm43xx_macfilter_clear(struct bcm43xx_private *bcm,
386 const u8 zero_addr[ETH_ALEN] = { 0 };
388 bcm43xx_macfilter_set(bcm, offset, zero_addr);
391 static void bcm43xx_write_mac_bssid_templates(struct bcm43xx_private *bcm)
393 const u8 *mac = (const u8 *)(bcm->net_dev->dev_addr);
394 const u8 *bssid = (const u8 *)(bcm->ieee->bssid);
395 u8 mac_bssid[ETH_ALEN * 2];
398 memcpy(mac_bssid, mac, ETH_ALEN);
399 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
401 /* Write our MAC address and BSSID to template ram */
402 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
403 bcm43xx_ram_write(bcm, 0x20 + i, *((u32 *)(mac_bssid + i)));
404 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
405 bcm43xx_ram_write(bcm, 0x78 + i, *((u32 *)(mac_bssid + i)));
406 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
407 bcm43xx_ram_write(bcm, 0x478 + i, *((u32 *)(mac_bssid + i)));
410 //FIXME: Well, we should probably call them from somewhere.
412 static void bcm43xx_set_slot_time(struct bcm43xx_private *bcm, u16 slot_time)
414 /* slot_time is in usec. */
415 if (bcm43xx_current_phy(bcm)->type != BCM43xx_PHYTYPE_G)
417 bcm43xx_write16(bcm, 0x684, 510 + slot_time);
418 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0010, slot_time);
421 static void bcm43xx_short_slot_timing_enable(struct bcm43xx_private *bcm)
423 bcm43xx_set_slot_time(bcm, 9);
426 static void bcm43xx_short_slot_timing_disable(struct bcm43xx_private *bcm)
428 bcm43xx_set_slot_time(bcm, 20);
432 /* FIXME: To get the MAC-filter working, we need to implement the
433 * following functions (and rename them :)
436 static void bcm43xx_disassociate(struct bcm43xx_private *bcm)
438 bcm43xx_mac_suspend(bcm);
439 bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
441 bcm43xx_ram_write(bcm, 0x0026, 0x0000);
442 bcm43xx_ram_write(bcm, 0x0028, 0x0000);
443 bcm43xx_ram_write(bcm, 0x007E, 0x0000);
444 bcm43xx_ram_write(bcm, 0x0080, 0x0000);
445 bcm43xx_ram_write(bcm, 0x047E, 0x0000);
446 bcm43xx_ram_write(bcm, 0x0480, 0x0000);
448 if (bcm->current_core->rev < 3) {
449 bcm43xx_write16(bcm, 0x0610, 0x8000);
450 bcm43xx_write16(bcm, 0x060E, 0x0000);
452 bcm43xx_write32(bcm, 0x0188, 0x80000000);
454 bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
456 if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G &&
457 ieee80211_is_ofdm_rate(bcm->softmac->txrates.default_rate))
458 bcm43xx_short_slot_timing_enable(bcm);
460 bcm43xx_mac_enable(bcm);
463 static void bcm43xx_associate(struct bcm43xx_private *bcm,
466 memcpy(bcm->ieee->bssid, mac, ETH_ALEN);
468 bcm43xx_mac_suspend(bcm);
469 bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_ASSOC, mac);
470 bcm43xx_write_mac_bssid_templates(bcm);
471 bcm43xx_mac_enable(bcm);
475 /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
476 * Returns the _previously_ enabled IRQ mask.
478 static inline u32 bcm43xx_interrupt_enable(struct bcm43xx_private *bcm, u32 mask)
482 old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
483 bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask | mask);
488 /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
489 * Returns the _previously_ enabled IRQ mask.
491 static inline u32 bcm43xx_interrupt_disable(struct bcm43xx_private *bcm, u32 mask)
495 old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
496 bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
501 /* Synchronize IRQ top- and bottom-half.
502 * IRQs must be masked before calling this.
503 * This must not be called with the irq_lock held.
505 static void bcm43xx_synchronize_irq(struct bcm43xx_private *bcm)
507 synchronize_irq(bcm->irq);
508 tasklet_disable(&bcm->isr_tasklet);
511 /* Make sure we don't receive more data from the device. */
512 static int bcm43xx_disable_interrupts_sync(struct bcm43xx_private *bcm)
516 spin_lock_irqsave(&bcm->irq_lock, flags);
517 if (unlikely(bcm43xx_status(bcm) != BCM43xx_STAT_INITIALIZED)) {
518 spin_unlock_irqrestore(&bcm->irq_lock, flags);
521 bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
522 bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK); /* flush */
523 spin_unlock_irqrestore(&bcm->irq_lock, flags);
524 bcm43xx_synchronize_irq(bcm);
529 static int bcm43xx_read_radioinfo(struct bcm43xx_private *bcm)
531 struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
532 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
538 if (bcm->chip_id == 0x4317) {
539 if (bcm->chip_rev == 0x00)
540 radio_id = 0x3205017F;
541 else if (bcm->chip_rev == 0x01)
542 radio_id = 0x4205017F;
544 radio_id = 0x5205017F;
546 bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
547 radio_id = bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_HIGH);
549 bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
550 radio_id |= bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_LOW);
553 manufact = (radio_id & 0x00000FFF);
554 version = (radio_id & 0x0FFFF000) >> 12;
555 revision = (radio_id & 0xF0000000) >> 28;
557 dprintk(KERN_INFO PFX "Detected Radio: ID: %x (Manuf: %x Ver: %x Rev: %x)\n",
558 radio_id, manufact, version, revision);
561 case BCM43xx_PHYTYPE_A:
562 if ((version != 0x2060) || (revision != 1) || (manufact != 0x17f))
563 goto err_unsupported_radio;
565 case BCM43xx_PHYTYPE_B:
566 if ((version & 0xFFF0) != 0x2050)
567 goto err_unsupported_radio;
569 case BCM43xx_PHYTYPE_G:
570 if (version != 0x2050)
571 goto err_unsupported_radio;
575 radio->manufact = manufact;
576 radio->version = version;
577 radio->revision = revision;
579 if (phy->type == BCM43xx_PHYTYPE_A)
580 radio->txpower_desired = bcm->sprom.maxpower_aphy;
582 radio->txpower_desired = bcm->sprom.maxpower_bgphy;
586 err_unsupported_radio:
587 printk(KERN_ERR PFX "Unsupported Radio connected to the PHY!\n");
591 static const char * bcm43xx_locale_iso(u8 locale)
593 /* ISO 3166-1 country codes.
594 * Note that there aren't ISO 3166-1 codes for
595 * all or locales. (Not all locales are countries)
598 case BCM43xx_LOCALE_WORLD:
599 case BCM43xx_LOCALE_ALL:
601 case BCM43xx_LOCALE_THAILAND:
603 case BCM43xx_LOCALE_ISRAEL:
605 case BCM43xx_LOCALE_JORDAN:
607 case BCM43xx_LOCALE_CHINA:
609 case BCM43xx_LOCALE_JAPAN:
610 case BCM43xx_LOCALE_JAPAN_HIGH:
612 case BCM43xx_LOCALE_USA_CANADA_ANZ:
613 case BCM43xx_LOCALE_USA_LOW:
615 case BCM43xx_LOCALE_EUROPE:
617 case BCM43xx_LOCALE_NONE:
624 static const char * bcm43xx_locale_string(u8 locale)
627 case BCM43xx_LOCALE_WORLD:
629 case BCM43xx_LOCALE_THAILAND:
631 case BCM43xx_LOCALE_ISRAEL:
633 case BCM43xx_LOCALE_JORDAN:
635 case BCM43xx_LOCALE_CHINA:
637 case BCM43xx_LOCALE_JAPAN:
639 case BCM43xx_LOCALE_USA_CANADA_ANZ:
640 return "USA/Canada/ANZ";
641 case BCM43xx_LOCALE_EUROPE:
643 case BCM43xx_LOCALE_USA_LOW:
645 case BCM43xx_LOCALE_JAPAN_HIGH:
647 case BCM43xx_LOCALE_ALL:
649 case BCM43xx_LOCALE_NONE:
656 static inline u8 bcm43xx_crc8(u8 crc, u8 data)
658 static const u8 t[] = {
659 0x00, 0xF7, 0xB9, 0x4E, 0x25, 0xD2, 0x9C, 0x6B,
660 0x4A, 0xBD, 0xF3, 0x04, 0x6F, 0x98, 0xD6, 0x21,
661 0x94, 0x63, 0x2D, 0xDA, 0xB1, 0x46, 0x08, 0xFF,
662 0xDE, 0x29, 0x67, 0x90, 0xFB, 0x0C, 0x42, 0xB5,
663 0x7F, 0x88, 0xC6, 0x31, 0x5A, 0xAD, 0xE3, 0x14,
664 0x35, 0xC2, 0x8C, 0x7B, 0x10, 0xE7, 0xA9, 0x5E,
665 0xEB, 0x1C, 0x52, 0xA5, 0xCE, 0x39, 0x77, 0x80,
666 0xA1, 0x56, 0x18, 0xEF, 0x84, 0x73, 0x3D, 0xCA,
667 0xFE, 0x09, 0x47, 0xB0, 0xDB, 0x2C, 0x62, 0x95,
668 0xB4, 0x43, 0x0D, 0xFA, 0x91, 0x66, 0x28, 0xDF,
669 0x6A, 0x9D, 0xD3, 0x24, 0x4F, 0xB8, 0xF6, 0x01,
670 0x20, 0xD7, 0x99, 0x6E, 0x05, 0xF2, 0xBC, 0x4B,
671 0x81, 0x76, 0x38, 0xCF, 0xA4, 0x53, 0x1D, 0xEA,
672 0xCB, 0x3C, 0x72, 0x85, 0xEE, 0x19, 0x57, 0xA0,
673 0x15, 0xE2, 0xAC, 0x5B, 0x30, 0xC7, 0x89, 0x7E,
674 0x5F, 0xA8, 0xE6, 0x11, 0x7A, 0x8D, 0xC3, 0x34,
675 0xAB, 0x5C, 0x12, 0xE5, 0x8E, 0x79, 0x37, 0xC0,
676 0xE1, 0x16, 0x58, 0xAF, 0xC4, 0x33, 0x7D, 0x8A,
677 0x3F, 0xC8, 0x86, 0x71, 0x1A, 0xED, 0xA3, 0x54,
678 0x75, 0x82, 0xCC, 0x3B, 0x50, 0xA7, 0xE9, 0x1E,
679 0xD4, 0x23, 0x6D, 0x9A, 0xF1, 0x06, 0x48, 0xBF,
680 0x9E, 0x69, 0x27, 0xD0, 0xBB, 0x4C, 0x02, 0xF5,
681 0x40, 0xB7, 0xF9, 0x0E, 0x65, 0x92, 0xDC, 0x2B,
682 0x0A, 0xFD, 0xB3, 0x44, 0x2F, 0xD8, 0x96, 0x61,
683 0x55, 0xA2, 0xEC, 0x1B, 0x70, 0x87, 0xC9, 0x3E,
684 0x1F, 0xE8, 0xA6, 0x51, 0x3A, 0xCD, 0x83, 0x74,
685 0xC1, 0x36, 0x78, 0x8F, 0xE4, 0x13, 0x5D, 0xAA,
686 0x8B, 0x7C, 0x32, 0xC5, 0xAE, 0x59, 0x17, 0xE0,
687 0x2A, 0xDD, 0x93, 0x64, 0x0F, 0xF8, 0xB6, 0x41,
688 0x60, 0x97, 0xD9, 0x2E, 0x45, 0xB2, 0xFC, 0x0B,
689 0xBE, 0x49, 0x07, 0xF0, 0x9B, 0x6C, 0x22, 0xD5,
690 0xF4, 0x03, 0x4D, 0xBA, 0xD1, 0x26, 0x68, 0x9F,
692 return t[crc ^ data];
695 static u8 bcm43xx_sprom_crc(const u16 *sprom)
700 for (word = 0; word < BCM43xx_SPROM_SIZE - 1; word++) {
701 crc = bcm43xx_crc8(crc, sprom[word] & 0x00FF);
702 crc = bcm43xx_crc8(crc, (sprom[word] & 0xFF00) >> 8);
704 crc = bcm43xx_crc8(crc, sprom[BCM43xx_SPROM_VERSION] & 0x00FF);
710 int bcm43xx_sprom_read(struct bcm43xx_private *bcm, u16 *sprom)
713 u8 crc, expected_crc;
715 for (i = 0; i < BCM43xx_SPROM_SIZE; i++)
716 sprom[i] = bcm43xx_read16(bcm, BCM43xx_SPROM_BASE + (i * 2));
718 crc = bcm43xx_sprom_crc(sprom);
719 expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
720 if (crc != expected_crc) {
721 printk(KERN_WARNING PFX "WARNING: Invalid SPROM checksum "
722 "(0x%02X, expected: 0x%02X)\n",
730 int bcm43xx_sprom_write(struct bcm43xx_private *bcm, const u16 *sprom)
733 u8 crc, expected_crc;
736 /* CRC-8 validation of the input data. */
737 crc = bcm43xx_sprom_crc(sprom);
738 expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
739 if (crc != expected_crc) {
740 printk(KERN_ERR PFX "SPROM input data: Invalid CRC\n");
744 printk(KERN_INFO PFX "Writing SPROM. Do NOT turn off the power! Please stand by...\n");
745 err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_SPROMCTL, &spromctl);
748 spromctl |= 0x10; /* SPROM WRITE enable. */
749 err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
752 /* We must burn lots of CPU cycles here, but that does not
753 * really matter as one does not write the SPROM every other minute...
755 printk(KERN_INFO PFX "[ 0%%");
757 for (i = 0; i < BCM43xx_SPROM_SIZE; i++) {
766 bcm43xx_write16(bcm, BCM43xx_SPROM_BASE + (i * 2), sprom[i]);
770 spromctl &= ~0x10; /* SPROM WRITE enable. */
771 err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
776 printk(KERN_INFO PFX "SPROM written.\n");
777 bcm43xx_controller_restart(bcm, "SPROM update");
781 printk(KERN_ERR PFX "Could not access SPROM control register.\n");
785 static int bcm43xx_sprom_extract(struct bcm43xx_private *bcm)
789 #ifdef CONFIG_BCM947XX
793 sprom = kzalloc(BCM43xx_SPROM_SIZE * sizeof(u16),
796 printk(KERN_ERR PFX "sprom_extract OOM\n");
799 #ifdef CONFIG_BCM947XX
800 sprom[BCM43xx_SPROM_BOARDFLAGS2] = atoi(nvram_get("boardflags2"));
801 sprom[BCM43xx_SPROM_BOARDFLAGS] = atoi(nvram_get("boardflags"));
803 if ((c = nvram_get("il0macaddr")) != NULL)
804 e_aton(c, (char *) &(sprom[BCM43xx_SPROM_IL0MACADDR]));
806 if ((c = nvram_get("et1macaddr")) != NULL)
807 e_aton(c, (char *) &(sprom[BCM43xx_SPROM_ET1MACADDR]));
809 sprom[BCM43xx_SPROM_PA0B0] = atoi(nvram_get("pa0b0"));
810 sprom[BCM43xx_SPROM_PA0B1] = atoi(nvram_get("pa0b1"));
811 sprom[BCM43xx_SPROM_PA0B2] = atoi(nvram_get("pa0b2"));
813 sprom[BCM43xx_SPROM_PA1B0] = atoi(nvram_get("pa1b0"));
814 sprom[BCM43xx_SPROM_PA1B1] = atoi(nvram_get("pa1b1"));
815 sprom[BCM43xx_SPROM_PA1B2] = atoi(nvram_get("pa1b2"));
817 sprom[BCM43xx_SPROM_BOARDREV] = atoi(nvram_get("boardrev"));
819 bcm43xx_sprom_read(bcm, sprom);
823 value = sprom[BCM43xx_SPROM_BOARDFLAGS2];
824 bcm->sprom.boardflags2 = value;
827 value = sprom[BCM43xx_SPROM_IL0MACADDR + 0];
828 *(((u16 *)bcm->sprom.il0macaddr) + 0) = cpu_to_be16(value);
829 value = sprom[BCM43xx_SPROM_IL0MACADDR + 1];
830 *(((u16 *)bcm->sprom.il0macaddr) + 1) = cpu_to_be16(value);
831 value = sprom[BCM43xx_SPROM_IL0MACADDR + 2];
832 *(((u16 *)bcm->sprom.il0macaddr) + 2) = cpu_to_be16(value);
835 value = sprom[BCM43xx_SPROM_ET0MACADDR + 0];
836 *(((u16 *)bcm->sprom.et0macaddr) + 0) = cpu_to_be16(value);
837 value = sprom[BCM43xx_SPROM_ET0MACADDR + 1];
838 *(((u16 *)bcm->sprom.et0macaddr) + 1) = cpu_to_be16(value);
839 value = sprom[BCM43xx_SPROM_ET0MACADDR + 2];
840 *(((u16 *)bcm->sprom.et0macaddr) + 2) = cpu_to_be16(value);
843 value = sprom[BCM43xx_SPROM_ET1MACADDR + 0];
844 *(((u16 *)bcm->sprom.et1macaddr) + 0) = cpu_to_be16(value);
845 value = sprom[BCM43xx_SPROM_ET1MACADDR + 1];
846 *(((u16 *)bcm->sprom.et1macaddr) + 1) = cpu_to_be16(value);
847 value = sprom[BCM43xx_SPROM_ET1MACADDR + 2];
848 *(((u16 *)bcm->sprom.et1macaddr) + 2) = cpu_to_be16(value);
850 /* ethernet phy settings */
851 value = sprom[BCM43xx_SPROM_ETHPHY];
852 bcm->sprom.et0phyaddr = (value & 0x001F);
853 bcm->sprom.et1phyaddr = (value & 0x03E0) >> 5;
855 /* boardrev, antennas, locale */
856 value = sprom[BCM43xx_SPROM_BOARDREV];
857 bcm->sprom.boardrev = (value & 0x00FF);
858 bcm->sprom.locale = (value & 0x0F00) >> 8;
859 bcm->sprom.antennas_aphy = (value & 0x3000) >> 12;
860 bcm->sprom.antennas_bgphy = (value & 0xC000) >> 14;
861 if (modparam_locale != -1) {
862 if (modparam_locale >= 0 && modparam_locale <= 11) {
863 bcm->sprom.locale = modparam_locale;
864 printk(KERN_WARNING PFX "Operating with modified "
865 "LocaleCode %u (%s)\n",
867 bcm43xx_locale_string(bcm->sprom.locale));
869 printk(KERN_WARNING PFX "Module parameter \"locale\" "
870 "invalid value. (0 - 11)\n");
875 value = sprom[BCM43xx_SPROM_PA0B0];
876 bcm->sprom.pa0b0 = value;
877 value = sprom[BCM43xx_SPROM_PA0B1];
878 bcm->sprom.pa0b1 = value;
879 value = sprom[BCM43xx_SPROM_PA0B2];
880 bcm->sprom.pa0b2 = value;
883 value = sprom[BCM43xx_SPROM_WL0GPIO0];
886 bcm->sprom.wl0gpio0 = value & 0x00FF;
887 bcm->sprom.wl0gpio1 = (value & 0xFF00) >> 8;
888 value = sprom[BCM43xx_SPROM_WL0GPIO2];
891 bcm->sprom.wl0gpio2 = value & 0x00FF;
892 bcm->sprom.wl0gpio3 = (value & 0xFF00) >> 8;
895 value = sprom[BCM43xx_SPROM_MAXPWR];
896 bcm->sprom.maxpower_aphy = (value & 0xFF00) >> 8;
897 bcm->sprom.maxpower_bgphy = value & 0x00FF;
900 value = sprom[BCM43xx_SPROM_PA1B0];
901 bcm->sprom.pa1b0 = value;
902 value = sprom[BCM43xx_SPROM_PA1B1];
903 bcm->sprom.pa1b1 = value;
904 value = sprom[BCM43xx_SPROM_PA1B2];
905 bcm->sprom.pa1b2 = value;
907 /* idle tssi target */
908 value = sprom[BCM43xx_SPROM_IDL_TSSI_TGT];
909 bcm->sprom.idle_tssi_tgt_aphy = value & 0x00FF;
910 bcm->sprom.idle_tssi_tgt_bgphy = (value & 0xFF00) >> 8;
913 value = sprom[BCM43xx_SPROM_BOARDFLAGS];
916 bcm->sprom.boardflags = value;
917 /* boardflags workarounds */
918 if (bcm->board_vendor == PCI_VENDOR_ID_DELL &&
919 bcm->chip_id == 0x4301 &&
920 bcm->board_revision == 0x74)
921 bcm->sprom.boardflags |= BCM43xx_BFL_BTCOEXIST;
922 if (bcm->board_vendor == PCI_VENDOR_ID_APPLE &&
923 bcm->board_type == 0x4E &&
924 bcm->board_revision > 0x40)
925 bcm->sprom.boardflags |= BCM43xx_BFL_PACTRL;
928 value = sprom[BCM43xx_SPROM_ANTENNA_GAIN];
929 if (value == 0x0000 || value == 0xFFFF)
931 /* convert values to Q5.2 */
932 bcm->sprom.antennagain_aphy = ((value & 0xFF00) >> 8) * 4;
933 bcm->sprom.antennagain_bgphy = (value & 0x00FF) * 4;
940 static int bcm43xx_geo_init(struct bcm43xx_private *bcm)
942 struct ieee80211_geo *geo;
943 struct ieee80211_channel *chan;
944 int have_a = 0, have_bg = 0;
947 struct bcm43xx_phyinfo *phy;
948 const char *iso_country;
950 geo = kzalloc(sizeof(*geo), GFP_KERNEL);
954 for (i = 0; i < bcm->nr_80211_available; i++) {
955 phy = &(bcm->core_80211_ext[i].phy);
957 case BCM43xx_PHYTYPE_B:
958 case BCM43xx_PHYTYPE_G:
961 case BCM43xx_PHYTYPE_A:
968 iso_country = bcm43xx_locale_iso(bcm->sprom.locale);
971 for (i = 0, channel = IEEE80211_52GHZ_MIN_CHANNEL;
972 channel <= IEEE80211_52GHZ_MAX_CHANNEL; channel++) {
974 chan->freq = bcm43xx_channel_to_freq_a(channel);
975 chan->channel = channel;
980 for (i = 0, channel = IEEE80211_24GHZ_MIN_CHANNEL;
981 channel <= IEEE80211_24GHZ_MAX_CHANNEL; channel++) {
982 chan = &geo->bg[i++];
983 chan->freq = bcm43xx_channel_to_freq_bg(channel);
984 chan->channel = channel;
986 geo->bg_channels = i;
988 memcpy(geo->name, iso_country, 2);
989 if (0 /*TODO: Outdoor use only */)
991 else if (0 /*TODO: Indoor use only */)
997 ieee80211_set_geo(bcm->ieee, geo);
1003 /* DummyTransmission function, as documented on
1004 * http://bcm-specs.sipsolutions.net/DummyTransmission
1006 void bcm43xx_dummy_transmission(struct bcm43xx_private *bcm)
1008 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
1009 struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
1010 unsigned int i, max_loop;
1020 switch (phy->type) {
1021 case BCM43xx_PHYTYPE_A:
1023 buffer[0] = 0xCC010200;
1025 case BCM43xx_PHYTYPE_B:
1026 case BCM43xx_PHYTYPE_G:
1028 buffer[0] = 0x6E840B00;
1035 for (i = 0; i < 5; i++)
1036 bcm43xx_ram_write(bcm, i * 4, buffer[i]);
1038 bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
1040 bcm43xx_write16(bcm, 0x0568, 0x0000);
1041 bcm43xx_write16(bcm, 0x07C0, 0x0000);
1042 bcm43xx_write16(bcm, 0x050C, ((phy->type == BCM43xx_PHYTYPE_A) ? 1 : 0));
1043 bcm43xx_write16(bcm, 0x0508, 0x0000);
1044 bcm43xx_write16(bcm, 0x050A, 0x0000);
1045 bcm43xx_write16(bcm, 0x054C, 0x0000);
1046 bcm43xx_write16(bcm, 0x056A, 0x0014);
1047 bcm43xx_write16(bcm, 0x0568, 0x0826);
1048 bcm43xx_write16(bcm, 0x0500, 0x0000);
1049 bcm43xx_write16(bcm, 0x0502, 0x0030);
1051 if (radio->version == 0x2050 && radio->revision <= 0x5)
1052 bcm43xx_radio_write16(bcm, 0x0051, 0x0017);
1053 for (i = 0x00; i < max_loop; i++) {
1054 value = bcm43xx_read16(bcm, 0x050E);
1059 for (i = 0x00; i < 0x0A; i++) {
1060 value = bcm43xx_read16(bcm, 0x050E);
1065 for (i = 0x00; i < 0x0A; i++) {
1066 value = bcm43xx_read16(bcm, 0x0690);
1067 if (!(value & 0x0100))
1071 if (radio->version == 0x2050 && radio->revision <= 0x5)
1072 bcm43xx_radio_write16(bcm, 0x0051, 0x0037);
1075 static void key_write(struct bcm43xx_private *bcm,
1076 u8 index, u8 algorithm, const u16 *key)
1078 unsigned int i, basic_wep = 0;
1082 /* Write associated key information */
1083 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x100 + (index * 2),
1084 ((index << 4) | (algorithm & 0x0F)));
1086 /* The first 4 WEP keys need extra love */
1087 if (((algorithm == BCM43xx_SEC_ALGO_WEP) ||
1088 (algorithm == BCM43xx_SEC_ALGO_WEP104)) && (index < 4))
1091 /* Write key payload, 8 little endian words */
1092 offset = bcm->security_offset + (index * BCM43xx_SEC_KEYSIZE);
1093 for (i = 0; i < (BCM43xx_SEC_KEYSIZE / sizeof(u16)); i++) {
1094 value = cpu_to_le16(key[i]);
1095 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
1096 offset + (i * 2), value);
1101 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
1102 offset + (i * 2) + 4 * BCM43xx_SEC_KEYSIZE,
1107 static void keymac_write(struct bcm43xx_private *bcm,
1108 u8 index, const u32 *addr)
1110 /* for keys 0-3 there is no associated mac address */
1115 if (bcm->current_core->rev >= 5) {
1116 bcm43xx_shm_write32(bcm,
1119 cpu_to_be32(*addr));
1120 bcm43xx_shm_write16(bcm,
1123 cpu_to_be16(*((u16 *)(addr + 1))));
1126 TODO(); /* Put them in the macaddress filter */
1129 /* Put them BCM43xx_SHM_SHARED, stating index 0x0120.
1130 Keep in mind to update the count of keymacs in 0x003E as well! */
1135 static int bcm43xx_key_write(struct bcm43xx_private *bcm,
1136 u8 index, u8 algorithm,
1137 const u8 *_key, int key_len,
1140 u8 key[BCM43xx_SEC_KEYSIZE] = { 0 };
1142 if (index >= ARRAY_SIZE(bcm->key))
1144 if (key_len > ARRAY_SIZE(key))
1146 if (algorithm < 1 || algorithm > 5)
1149 memcpy(key, _key, key_len);
1150 key_write(bcm, index, algorithm, (const u16 *)key);
1151 keymac_write(bcm, index, (const u32 *)mac_addr);
1153 bcm->key[index].algorithm = algorithm;
1158 static void bcm43xx_clear_keys(struct bcm43xx_private *bcm)
1160 static const u32 zero_mac[2] = { 0 };
1161 unsigned int i,j, nr_keys = 54;
1164 if (bcm->current_core->rev < 5)
1166 assert(nr_keys <= ARRAY_SIZE(bcm->key));
1168 for (i = 0; i < nr_keys; i++) {
1169 bcm->key[i].enabled = 0;
1170 /* returns for i < 4 immediately */
1171 keymac_write(bcm, i, zero_mac);
1172 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
1173 0x100 + (i * 2), 0x0000);
1174 for (j = 0; j < 8; j++) {
1175 offset = bcm->security_offset + (j * 4) + (i * BCM43xx_SEC_KEYSIZE);
1176 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
1180 dprintk(KERN_INFO PFX "Keys cleared\n");
1183 /* Lowlevel core-switch function. This is only to be used in
1184 * bcm43xx_switch_core() and bcm43xx_probe_cores()
1186 static int _switch_core(struct bcm43xx_private *bcm, int core)
1194 err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
1195 (core * 0x1000) + 0x18000000);
1198 err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
1202 current_core = (current_core - 0x18000000) / 0x1000;
1203 if (current_core == core)
1206 if (unlikely(attempts++ > BCM43xx_SWITCH_CORE_MAX_RETRIES))
1210 #ifdef CONFIG_BCM947XX
1211 if (bcm->pci_dev->bus->number == 0)
1212 bcm->current_core_offset = 0x1000 * core;
1214 bcm->current_core_offset = 0;
1219 printk(KERN_ERR PFX "Failed to switch to core %d\n", core);
1223 int bcm43xx_switch_core(struct bcm43xx_private *bcm, struct bcm43xx_coreinfo *new_core)
1227 if (unlikely(!new_core))
1229 if (!new_core->available)
1231 if (bcm->current_core == new_core)
1233 err = _switch_core(bcm, new_core->index);
1237 bcm->current_core = new_core;
1242 static int bcm43xx_core_enabled(struct bcm43xx_private *bcm)
1246 value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
1247 value &= BCM43xx_SBTMSTATELOW_CLOCK | BCM43xx_SBTMSTATELOW_RESET
1248 | BCM43xx_SBTMSTATELOW_REJECT;
1250 return (value == BCM43xx_SBTMSTATELOW_CLOCK);
1253 /* disable current core */
1254 static int bcm43xx_core_disable(struct bcm43xx_private *bcm, u32 core_flags)
1260 /* fetch sbtmstatelow from core information registers */
1261 sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
1263 /* core is already in reset */
1264 if (sbtmstatelow & BCM43xx_SBTMSTATELOW_RESET)
1267 if (sbtmstatelow & BCM43xx_SBTMSTATELOW_CLOCK) {
1268 sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
1269 BCM43xx_SBTMSTATELOW_REJECT;
1270 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
1272 for (i = 0; i < 1000; i++) {
1273 sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
1274 if (sbtmstatelow & BCM43xx_SBTMSTATELOW_REJECT) {
1281 printk(KERN_ERR PFX "Error: core_disable() REJECT timeout!\n");
1285 for (i = 0; i < 1000; i++) {
1286 sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
1287 if (!(sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_BUSY)) {
1294 printk(KERN_ERR PFX "Error: core_disable() BUSY timeout!\n");
1298 sbtmstatelow = BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
1299 BCM43xx_SBTMSTATELOW_REJECT |
1300 BCM43xx_SBTMSTATELOW_RESET |
1301 BCM43xx_SBTMSTATELOW_CLOCK |
1303 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
1307 sbtmstatelow = BCM43xx_SBTMSTATELOW_RESET |
1308 BCM43xx_SBTMSTATELOW_REJECT |
1310 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
1313 bcm->current_core->enabled = 0;
1318 /* enable (reset) current core */
1319 static int bcm43xx_core_enable(struct bcm43xx_private *bcm, u32 core_flags)
1326 err = bcm43xx_core_disable(bcm, core_flags);
1330 sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
1331 BCM43xx_SBTMSTATELOW_RESET |
1332 BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
1334 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
1337 sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
1338 if (sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_SERROR) {
1339 sbtmstatehigh = 0x00000000;
1340 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATEHIGH, sbtmstatehigh);
1343 sbimstate = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMSTATE);
1344 if (sbimstate & (BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT)) {
1345 sbimstate &= ~(BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT);
1346 bcm43xx_write32(bcm, BCM43xx_CIR_SBIMSTATE, sbimstate);
1349 sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
1350 BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
1352 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
1355 sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK | core_flags;
1356 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
1359 bcm->current_core->enabled = 1;
1365 /* http://bcm-specs.sipsolutions.net/80211CoreReset */
1366 void bcm43xx_wireless_core_reset(struct bcm43xx_private *bcm, int connect_phy)
1368 u32 flags = 0x00040000;
1370 if ((bcm43xx_core_enabled(bcm)) &&
1371 !bcm43xx_using_pio(bcm)) {
1372 //FIXME: Do we _really_ want #ifndef CONFIG_BCM947XX here?
1374 #ifndef CONFIG_BCM947XX
1375 /* reset all used DMA controllers. */
1376 bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
1377 bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA2_BASE);
1378 bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA3_BASE);
1379 bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
1380 bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
1381 if (bcm->current_core->rev < 5)
1382 bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
1386 if (bcm43xx_status(bcm) == BCM43xx_STAT_SHUTTINGDOWN) {
1387 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
1388 bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
1389 & ~(BCM43xx_SBF_MAC_ENABLED | 0x00000002));
1392 flags |= 0x20000000;
1393 bcm43xx_phy_connect(bcm, connect_phy);
1394 bcm43xx_core_enable(bcm, flags);
1395 bcm43xx_write16(bcm, 0x03E6, 0x0000);
1396 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
1397 bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
1402 static void bcm43xx_wireless_core_disable(struct bcm43xx_private *bcm)
1404 bcm43xx_radio_turn_off(bcm);
1405 bcm43xx_write16(bcm, 0x03E6, 0x00F4);
1406 bcm43xx_core_disable(bcm, 0);
1409 /* Mark the current 80211 core inactive. */
1410 static void bcm43xx_wireless_core_mark_inactive(struct bcm43xx_private *bcm)
1414 bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
1415 bcm43xx_radio_turn_off(bcm);
1416 sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
1417 sbtmstatelow &= 0xDFF5FFFF;
1418 sbtmstatelow |= 0x000A0000;
1419 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
1421 sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
1422 sbtmstatelow &= 0xFFF5FFFF;
1423 sbtmstatelow |= 0x00080000;
1424 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
1428 static void handle_irq_transmit_status(struct bcm43xx_private *bcm)
1432 struct bcm43xx_xmitstatus stat;
1435 v0 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_0);
1438 v1 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_1);
1440 stat.cookie = (v0 >> 16) & 0x0000FFFF;
1441 tmp = (u16)((v0 & 0xFFF0) | ((v0 & 0xF) >> 1));
1442 stat.flags = tmp & 0xFF;
1443 stat.cnt1 = (tmp & 0x0F00) >> 8;
1444 stat.cnt2 = (tmp & 0xF000) >> 12;
1445 stat.seq = (u16)(v1 & 0xFFFF);
1446 stat.unknown = (u16)((v1 >> 16) & 0xFF);
1448 bcm43xx_debugfs_log_txstat(bcm, &stat);
1450 if (stat.flags & BCM43xx_TXSTAT_FLAG_AMPDU)
1452 if (stat.flags & BCM43xx_TXSTAT_FLAG_INTER)
1455 if (bcm43xx_using_pio(bcm))
1456 bcm43xx_pio_handle_xmitstatus(bcm, &stat);
1458 bcm43xx_dma_handle_xmitstatus(bcm, &stat);
1462 static void drain_txstatus_queue(struct bcm43xx_private *bcm)
1466 if (bcm->current_core->rev < 5)
1468 /* Read all entries from the microcode TXstatus FIFO
1469 * and throw them away.
1472 dummy = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_0);
1475 dummy = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_1);
1479 static void bcm43xx_generate_noise_sample(struct bcm43xx_private *bcm)
1481 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x408, 0x7F7F);
1482 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x40A, 0x7F7F);
1483 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
1484 bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD) | (1 << 4));
1485 assert(bcm->noisecalc.core_at_start == bcm->current_core);
1486 assert(bcm->noisecalc.channel_at_start == bcm43xx_current_radio(bcm)->channel);
1489 static void bcm43xx_calculate_link_quality(struct bcm43xx_private *bcm)
1491 /* Top half of Link Quality calculation. */
1493 if (bcm->noisecalc.calculation_running)
1495 bcm->noisecalc.core_at_start = bcm->current_core;
1496 bcm->noisecalc.channel_at_start = bcm43xx_current_radio(bcm)->channel;
1497 bcm->noisecalc.calculation_running = 1;
1498 bcm->noisecalc.nr_samples = 0;
1500 bcm43xx_generate_noise_sample(bcm);
1503 static void handle_irq_noise(struct bcm43xx_private *bcm)
1505 struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
1511 /* Bottom half of Link Quality calculation. */
1513 assert(bcm->noisecalc.calculation_running);
1514 if (bcm->noisecalc.core_at_start != bcm->current_core ||
1515 bcm->noisecalc.channel_at_start != radio->channel)
1516 goto drop_calculation;
1517 tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x408);
1518 noise[0] = (tmp & 0x00FF);
1519 noise[1] = (tmp & 0xFF00) >> 8;
1520 tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40A);
1521 noise[2] = (tmp & 0x00FF);
1522 noise[3] = (tmp & 0xFF00) >> 8;
1523 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1524 noise[2] == 0x7F || noise[3] == 0x7F)
1527 /* Get the noise samples. */
1528 assert(bcm->noisecalc.nr_samples < 8);
1529 i = bcm->noisecalc.nr_samples;
1530 noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
1531 noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
1532 noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
1533 noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
1534 bcm->noisecalc.samples[i][0] = radio->nrssi_lt[noise[0]];
1535 bcm->noisecalc.samples[i][1] = radio->nrssi_lt[noise[1]];
1536 bcm->noisecalc.samples[i][2] = radio->nrssi_lt[noise[2]];
1537 bcm->noisecalc.samples[i][3] = radio->nrssi_lt[noise[3]];
1538 bcm->noisecalc.nr_samples++;
1539 if (bcm->noisecalc.nr_samples == 8) {
1540 /* Calculate the Link Quality by the noise samples. */
1542 for (i = 0; i < 8; i++) {
1543 for (j = 0; j < 4; j++)
1544 average += bcm->noisecalc.samples[i][j];
1551 tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40C);
1552 tmp = (tmp / 128) & 0x1F;
1562 bcm->stats.noise = average;
1564 bcm->noisecalc.calculation_running = 0;
1568 bcm43xx_generate_noise_sample(bcm);
1571 static void handle_irq_ps(struct bcm43xx_private *bcm)
1573 if (bcm->ieee->iw_mode == IW_MODE_MASTER) {
1576 if (1/*FIXME: the last PSpoll frame was sent successfully */)
1577 bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
1579 if (bcm->ieee->iw_mode == IW_MODE_ADHOC)
1580 bcm->reg124_set_0x4 = 1;
1581 //FIXME else set to false?
1584 static void handle_irq_reg124(struct bcm43xx_private *bcm)
1586 if (!bcm->reg124_set_0x4)
1588 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
1589 bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD)
1591 //FIXME: reset reg124_set_0x4 to false?
1594 static void handle_irq_pmq(struct bcm43xx_private *bcm)
1601 tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_PS_STATUS);
1602 if (!(tmp & 0x00000008))
1605 /* 16bit write is odd, but correct. */
1606 bcm43xx_write16(bcm, BCM43xx_MMIO_PS_STATUS, 0x0002);
1609 static void bcm43xx_generate_beacon_template(struct bcm43xx_private *bcm,
1610 u16 ram_offset, u16 shm_size_offset)
1616 //FIXME: assumption: The chip sets the timestamp
1618 bcm43xx_ram_write(bcm, ram_offset++, value);
1619 bcm43xx_ram_write(bcm, ram_offset++, value);
1622 /* Beacon Interval / Capability Information */
1623 value = 0x0000;//FIXME: Which interval?
1624 value |= (1 << 0) << 16; /* ESS */
1625 value |= (1 << 2) << 16; /* CF Pollable */ //FIXME?
1626 value |= (1 << 3) << 16; /* CF Poll Request */ //FIXME?
1627 if (!bcm->ieee->open_wep)
1628 value |= (1 << 4) << 16; /* Privacy */
1629 bcm43xx_ram_write(bcm, ram_offset++, value);
1635 /* FH Parameter Set */
1638 /* DS Parameter Set */
1641 /* CF Parameter Set */
1647 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, shm_size_offset, size);
1650 static void handle_irq_beacon(struct bcm43xx_private *bcm)
1654 bcm->irq_savedstate &= ~BCM43xx_IRQ_BEACON;
1655 status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD);
1657 if ((status & 0x1) && (status & 0x2)) {
1658 /* ACK beacon IRQ. */
1659 bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON,
1660 BCM43xx_IRQ_BEACON);
1661 bcm->irq_savedstate |= BCM43xx_IRQ_BEACON;
1664 if (!(status & 0x1)) {
1665 bcm43xx_generate_beacon_template(bcm, 0x68, 0x18);
1667 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
1669 if (!(status & 0x2)) {
1670 bcm43xx_generate_beacon_template(bcm, 0x468, 0x1A);
1672 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
1676 /* Interrupt handler bottom-half */
1677 static void bcm43xx_interrupt_tasklet(struct bcm43xx_private *bcm)
1681 u32 merged_dma_reason = 0;
1682 int i, activity = 0;
1683 unsigned long flags;
1685 #ifdef CONFIG_BCM43XX_DEBUG
1686 u32 _handled = 0x00000000;
1687 # define bcmirq_handled(irq) do { _handled |= (irq); } while (0)
1689 # define bcmirq_handled(irq) do { /* nothing */ } while (0)
1690 #endif /* CONFIG_BCM43XX_DEBUG*/
1692 spin_lock_irqsave(&bcm->irq_lock, flags);
1693 reason = bcm->irq_reason;
1694 for (i = 5; i >= 0; i--) {
1695 dma_reason[i] = bcm->dma_reason[i];
1696 merged_dma_reason |= dma_reason[i];
1699 if (unlikely(reason & BCM43xx_IRQ_XMIT_ERROR)) {
1700 /* TX error. We get this when Template Ram is written in wrong endianess
1701 * in dummy_tx(). We also get this if something is wrong with the TX header
1702 * on DMA or PIO queues.
1703 * Maybe we get this in other error conditions, too.
1705 printkl(KERN_ERR PFX "FATAL ERROR: BCM43xx_IRQ_XMIT_ERROR\n");
1706 bcmirq_handled(BCM43xx_IRQ_XMIT_ERROR);
1708 if (unlikely(merged_dma_reason & BCM43xx_DMAIRQ_FATALMASK)) {
1709 printkl(KERN_ERR PFX "FATAL ERROR: Fatal DMA error: "
1710 "0x%08X, 0x%08X, 0x%08X, "
1711 "0x%08X, 0x%08X, 0x%08X\n",
1712 dma_reason[0], dma_reason[1],
1713 dma_reason[2], dma_reason[3],
1714 dma_reason[4], dma_reason[5]);
1715 bcm43xx_controller_restart(bcm, "DMA error");
1717 spin_unlock_irqrestore(&bcm->irq_lock, flags);
1720 if (unlikely(merged_dma_reason & BCM43xx_DMAIRQ_NONFATALMASK)) {
1721 printkl(KERN_ERR PFX "DMA error: "
1722 "0x%08X, 0x%08X, 0x%08X, "
1723 "0x%08X, 0x%08X, 0x%08X\n",
1724 dma_reason[0], dma_reason[1],
1725 dma_reason[2], dma_reason[3],
1726 dma_reason[4], dma_reason[5]);
1729 if (reason & BCM43xx_IRQ_PS) {
1731 bcmirq_handled(BCM43xx_IRQ_PS);
1734 if (reason & BCM43xx_IRQ_REG124) {
1735 handle_irq_reg124(bcm);
1736 bcmirq_handled(BCM43xx_IRQ_REG124);
1739 if (reason & BCM43xx_IRQ_BEACON) {
1740 if (bcm->ieee->iw_mode == IW_MODE_MASTER)
1741 handle_irq_beacon(bcm);
1742 bcmirq_handled(BCM43xx_IRQ_BEACON);
1745 if (reason & BCM43xx_IRQ_PMQ) {
1746 handle_irq_pmq(bcm);
1747 bcmirq_handled(BCM43xx_IRQ_PMQ);
1750 if (reason & BCM43xx_IRQ_SCAN) {
1752 //bcmirq_handled(BCM43xx_IRQ_SCAN);
1755 if (reason & BCM43xx_IRQ_NOISE) {
1756 handle_irq_noise(bcm);
1757 bcmirq_handled(BCM43xx_IRQ_NOISE);
1760 /* Check the DMA reason registers for received data. */
1761 if (dma_reason[0] & BCM43xx_DMAIRQ_RX_DONE) {
1762 if (bcm43xx_using_pio(bcm))
1763 bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue0);
1765 bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring0);
1766 /* We intentionally don't set "activity" to 1, here. */
1768 assert(!(dma_reason[1] & BCM43xx_DMAIRQ_RX_DONE));
1769 assert(!(dma_reason[2] & BCM43xx_DMAIRQ_RX_DONE));
1770 if (dma_reason[3] & BCM43xx_DMAIRQ_RX_DONE) {
1771 if (bcm43xx_using_pio(bcm))
1772 bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue3);
1774 bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring3);
1777 assert(!(dma_reason[4] & BCM43xx_DMAIRQ_RX_DONE));
1778 assert(!(dma_reason[5] & BCM43xx_DMAIRQ_RX_DONE));
1779 bcmirq_handled(BCM43xx_IRQ_RX);
1781 if (reason & BCM43xx_IRQ_XMIT_STATUS) {
1782 handle_irq_transmit_status(bcm);
1784 //TODO: In AP mode, this also causes sending of powersave responses.
1785 bcmirq_handled(BCM43xx_IRQ_XMIT_STATUS);
1788 /* IRQ_PIO_WORKAROUND is handled in the top-half. */
1789 bcmirq_handled(BCM43xx_IRQ_PIO_WORKAROUND);
1790 #ifdef CONFIG_BCM43XX_DEBUG
1791 if (unlikely(reason & ~_handled)) {
1792 printkl(KERN_WARNING PFX
1793 "Unhandled IRQ! Reason: 0x%08x, Unhandled: 0x%08x, "
1794 "DMA: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
1795 reason, (reason & ~_handled),
1796 dma_reason[0], dma_reason[1],
1797 dma_reason[2], dma_reason[3]);
1800 #undef bcmirq_handled
1802 if (!modparam_noleds)
1803 bcm43xx_leds_update(bcm, activity);
1804 bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
1806 spin_unlock_irqrestore(&bcm->irq_lock, flags);
1809 static void pio_irq_workaround(struct bcm43xx_private *bcm,
1810 u16 base, int queueidx)
1814 rxctl = bcm43xx_read16(bcm, base + BCM43xx_PIO_RXCTL);
1815 if (rxctl & BCM43xx_PIO_RXCTL_DATAAVAILABLE)
1816 bcm->dma_reason[queueidx] |= BCM43xx_DMAIRQ_RX_DONE;
1818 bcm->dma_reason[queueidx] &= ~BCM43xx_DMAIRQ_RX_DONE;
1821 static void bcm43xx_interrupt_ack(struct bcm43xx_private *bcm, u32 reason)
1823 if (bcm43xx_using_pio(bcm) &&
1824 (bcm->current_core->rev < 3) &&
1825 (!(reason & BCM43xx_IRQ_PIO_WORKAROUND))) {
1826 /* Apply a PIO specific workaround to the dma_reasons */
1827 pio_irq_workaround(bcm, BCM43xx_MMIO_PIO1_BASE, 0);
1828 pio_irq_workaround(bcm, BCM43xx_MMIO_PIO2_BASE, 1);
1829 pio_irq_workaround(bcm, BCM43xx_MMIO_PIO3_BASE, 2);
1830 pio_irq_workaround(bcm, BCM43xx_MMIO_PIO4_BASE, 3);
1833 bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, reason);
1835 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA0_REASON,
1836 bcm->dma_reason[0]);
1837 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_REASON,
1838 bcm->dma_reason[1]);
1839 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_REASON,
1840 bcm->dma_reason[2]);
1841 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_REASON,
1842 bcm->dma_reason[3]);
1843 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_REASON,
1844 bcm->dma_reason[4]);
1845 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA5_REASON,
1846 bcm->dma_reason[5]);
1849 /* Interrupt handler top-half */
1850 static irqreturn_t bcm43xx_interrupt_handler(int irq, void *dev_id)
1852 irqreturn_t ret = IRQ_HANDLED;
1853 struct bcm43xx_private *bcm = dev_id;
1859 spin_lock(&bcm->irq_lock);
1861 assert(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED);
1862 assert(bcm->current_core->id == BCM43xx_COREID_80211);
1864 reason = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
1865 if (reason == 0xffffffff) {
1866 /* irq not for us (shared irq) */
1870 reason &= bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
1874 bcm->dma_reason[0] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA0_REASON)
1876 bcm->dma_reason[1] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA1_REASON)
1878 bcm->dma_reason[2] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA2_REASON)
1880 bcm->dma_reason[3] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA3_REASON)
1882 bcm->dma_reason[4] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA4_REASON)
1884 bcm->dma_reason[5] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA5_REASON)
1887 bcm43xx_interrupt_ack(bcm, reason);
1889 /* disable all IRQs. They are enabled again in the bottom half. */
1890 bcm->irq_savedstate = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
1891 /* save the reason code and call our bottom half. */
1892 bcm->irq_reason = reason;
1893 tasklet_schedule(&bcm->isr_tasklet);
1897 spin_unlock(&bcm->irq_lock);
1902 static void bcm43xx_release_firmware(struct bcm43xx_private *bcm, int force)
1904 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
1906 if (bcm->firmware_norelease && !force)
1907 return; /* Suspending or controller reset. */
1908 release_firmware(phy->ucode);
1910 release_firmware(phy->pcm);
1912 release_firmware(phy->initvals0);
1913 phy->initvals0 = NULL;
1914 release_firmware(phy->initvals1);
1915 phy->initvals1 = NULL;
1918 static int bcm43xx_request_firmware(struct bcm43xx_private *bcm)
1920 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
1921 u8 rev = bcm->current_core->rev;
1924 char buf[22 + sizeof(modparam_fwpostfix) - 1] = { 0 };
1927 snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_microcode%d%s.fw",
1928 (rev >= 5 ? 5 : rev),
1929 modparam_fwpostfix);
1930 err = request_firmware(&phy->ucode, buf, &bcm->pci_dev->dev);
1933 "Error: Microcode \"%s\" not available or load failed.\n",
1940 snprintf(buf, ARRAY_SIZE(buf),
1941 "bcm43xx_pcm%d%s.fw",
1943 modparam_fwpostfix);
1944 err = request_firmware(&phy->pcm, buf, &bcm->pci_dev->dev);
1947 "Error: PCM \"%s\" not available or load failed.\n",
1953 if (!phy->initvals0) {
1954 if (rev == 2 || rev == 4) {
1955 switch (phy->type) {
1956 case BCM43xx_PHYTYPE_A:
1959 case BCM43xx_PHYTYPE_B:
1960 case BCM43xx_PHYTYPE_G:
1967 } else if (rev >= 5) {
1968 switch (phy->type) {
1969 case BCM43xx_PHYTYPE_A:
1972 case BCM43xx_PHYTYPE_B:
1973 case BCM43xx_PHYTYPE_G:
1981 snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
1982 nr, modparam_fwpostfix);
1984 err = request_firmware(&phy->initvals0, buf, &bcm->pci_dev->dev);
1987 "Error: InitVals \"%s\" not available or load failed.\n",
1991 if (phy->initvals0->size % sizeof(struct bcm43xx_initval)) {
1992 printk(KERN_ERR PFX "InitVals fileformat error.\n");
1997 if (!phy->initvals1) {
2001 switch (phy->type) {
2002 case BCM43xx_PHYTYPE_A:
2003 sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
2004 if (sbtmstatehigh & 0x00010000)
2009 case BCM43xx_PHYTYPE_B:
2010 case BCM43xx_PHYTYPE_G:
2016 snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
2017 nr, modparam_fwpostfix);
2019 err = request_firmware(&phy->initvals1, buf, &bcm->pci_dev->dev);
2022 "Error: InitVals \"%s\" not available or load failed.\n",
2026 if (phy->initvals1->size % sizeof(struct bcm43xx_initval)) {
2027 printk(KERN_ERR PFX "InitVals fileformat error.\n");
2036 bcm43xx_release_firmware(bcm, 1);
2039 printk(KERN_ERR PFX "Error: No InitVals available!\n");
2044 static void bcm43xx_upload_microcode(struct bcm43xx_private *bcm)
2046 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
2048 unsigned int i, len;
2050 /* Upload Microcode. */
2051 data = (u32 *)(phy->ucode->data);
2052 len = phy->ucode->size / sizeof(u32);
2053 bcm43xx_shm_control_word(bcm, BCM43xx_SHM_UCODE, 0x0000);
2054 for (i = 0; i < len; i++) {
2055 bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
2056 be32_to_cpu(data[i]));
2060 /* Upload PCM data. */
2061 data = (u32 *)(phy->pcm->data);
2062 len = phy->pcm->size / sizeof(u32);
2063 bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01ea);
2064 bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, 0x00004000);
2065 bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01eb);
2066 for (i = 0; i < len; i++) {
2067 bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
2068 be32_to_cpu(data[i]));
2073 static int bcm43xx_write_initvals(struct bcm43xx_private *bcm,
2074 const struct bcm43xx_initval *data,
2075 const unsigned int len)
2081 for (i = 0; i < len; i++) {
2082 offset = be16_to_cpu(data[i].offset);
2083 size = be16_to_cpu(data[i].size);
2084 value = be32_to_cpu(data[i].value);
2086 if (unlikely(offset >= 0x1000))
2089 if (unlikely(value & 0xFFFF0000))
2091 bcm43xx_write16(bcm, offset, (u16)value);
2092 } else if (size == 4) {
2093 bcm43xx_write32(bcm, offset, value);
2101 printk(KERN_ERR PFX "InitVals (bcm43xx_initvalXX.fw) file-format error. "
2102 "Please fix your bcm43xx firmware files.\n");
2106 static int bcm43xx_upload_initvals(struct bcm43xx_private *bcm)
2108 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
2111 err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)phy->initvals0->data,
2112 phy->initvals0->size / sizeof(struct bcm43xx_initval));
2115 if (phy->initvals1) {
2116 err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)phy->initvals1->data,
2117 phy->initvals1->size / sizeof(struct bcm43xx_initval));
2125 #ifdef CONFIG_BCM947XX
2126 static struct pci_device_id bcm43xx_47xx_ids[] = {
2127 { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4324) },
2132 static int bcm43xx_initialize_irq(struct bcm43xx_private *bcm)
2136 bcm->irq = bcm->pci_dev->irq;
2137 #ifdef CONFIG_BCM947XX
2138 if (bcm->pci_dev->bus->number == 0) {
2140 struct pci_device_id *id;
2141 for (id = bcm43xx_47xx_ids; id->vendor; id++) {
2142 d = pci_get_device(id->vendor, id->device, NULL);
2151 err = request_irq(bcm->irq, bcm43xx_interrupt_handler,
2152 IRQF_SHARED, KBUILD_MODNAME, bcm);
2154 printk(KERN_ERR PFX "Cannot register IRQ%d\n", bcm->irq);
2159 /* Switch to the core used to write the GPIO register.
2160 * This is either the ChipCommon, or the PCI core.
2162 static int switch_to_gpio_core(struct bcm43xx_private *bcm)
2166 /* Where to find the GPIO register depends on the chipset.
2167 * If it has a ChipCommon, its register at offset 0x6c is the GPIO
2168 * control register. Otherwise the register at offset 0x6c in the
2169 * PCI core is the GPIO control register.
2171 err = bcm43xx_switch_core(bcm, &bcm->core_chipcommon);
2172 if (err == -ENODEV) {
2173 err = bcm43xx_switch_core(bcm, &bcm->core_pci);
2174 if (unlikely(err == -ENODEV)) {
2175 printk(KERN_ERR PFX "gpio error: "
2176 "Neither ChipCommon nor PCI core available!\n");
2183 /* Initialize the GPIOs
2184 * http://bcm-specs.sipsolutions.net/GPIO
2186 static int bcm43xx_gpio_init(struct bcm43xx_private *bcm)
2188 struct bcm43xx_coreinfo *old_core;
2192 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
2193 bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
2196 bcm43xx_leds_switch_all(bcm, 0);
2197 bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
2198 bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK) | 0x000F);
2202 if (bcm->chip_id == 0x4301) {
2206 if (0 /* FIXME: conditional unknown */) {
2207 bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
2208 bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
2213 if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL) {
2214 bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
2215 bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
2220 if (bcm->current_core->rev >= 2)
2221 mask |= 0x0010; /* FIXME: This is redundant. */
2223 old_core = bcm->current_core;
2224 err = switch_to_gpio_core(bcm);
2227 bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL,
2228 (bcm43xx_read32(bcm, BCM43xx_GPIO_CONTROL) & mask) | set);
2229 err = bcm43xx_switch_core(bcm, old_core);
2234 /* Turn off all GPIO stuff. Call this on module unload, for example. */
2235 static int bcm43xx_gpio_cleanup(struct bcm43xx_private *bcm)
2237 struct bcm43xx_coreinfo *old_core;
2240 old_core = bcm->current_core;
2241 err = switch_to_gpio_core(bcm);
2244 bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL, 0x00000000);
2245 err = bcm43xx_switch_core(bcm, old_core);
2251 /* http://bcm-specs.sipsolutions.net/EnableMac */
2252 void bcm43xx_mac_enable(struct bcm43xx_private *bcm)
2254 bcm->mac_suspended--;
2255 assert(bcm->mac_suspended >= 0);
2256 if (bcm->mac_suspended == 0) {
2257 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
2258 bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
2259 | BCM43xx_SBF_MAC_ENABLED);
2260 bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, BCM43xx_IRQ_READY);
2261 bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
2262 bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
2263 bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
2267 /* http://bcm-specs.sipsolutions.net/SuspendMAC */
2268 void bcm43xx_mac_suspend(struct bcm43xx_private *bcm)
2273 assert(bcm->mac_suspended >= 0);
2274 if (bcm->mac_suspended == 0) {
2275 bcm43xx_power_saving_ctl_bits(bcm, -1, 1);
2276 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
2277 bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
2278 & ~BCM43xx_SBF_MAC_ENABLED);
2279 bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
2280 for (i = 10000; i; i--) {
2281 tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
2282 if (tmp & BCM43xx_IRQ_READY)
2286 printkl(KERN_ERR PFX "MAC suspend failed\n");
2289 bcm->mac_suspended++;
2292 void bcm43xx_set_iwmode(struct bcm43xx_private *bcm,
2295 unsigned long flags;
2296 struct net_device *net_dev = bcm->net_dev;
2300 spin_lock_irqsave(&bcm->ieee->lock, flags);
2301 bcm->ieee->iw_mode = iw_mode;
2302 spin_unlock_irqrestore(&bcm->ieee->lock, flags);
2303 if (iw_mode == IW_MODE_MONITOR)
2304 net_dev->type = ARPHRD_IEEE80211;
2306 net_dev->type = ARPHRD_ETHER;
2308 status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
2309 /* Reset status to infrastructured mode */
2310 status &= ~(BCM43xx_SBF_MODE_AP | BCM43xx_SBF_MODE_MONITOR);
2311 status &= ~BCM43xx_SBF_MODE_PROMISC;
2312 status |= BCM43xx_SBF_MODE_NOTADHOC;
2314 /* FIXME: Always enable promisc mode, until we get the MAC filters working correctly. */
2315 status |= BCM43xx_SBF_MODE_PROMISC;
2318 case IW_MODE_MONITOR:
2319 status |= BCM43xx_SBF_MODE_MONITOR;
2320 status |= BCM43xx_SBF_MODE_PROMISC;
2323 status &= ~BCM43xx_SBF_MODE_NOTADHOC;
2325 case IW_MODE_MASTER:
2326 status |= BCM43xx_SBF_MODE_AP;
2328 case IW_MODE_SECOND:
2329 case IW_MODE_REPEAT:
2333 /* nothing to be done here... */
2336 dprintk(KERN_ERR PFX "Unknown mode in set_iwmode: %d\n", iw_mode);
2338 if (net_dev->flags & IFF_PROMISC)
2339 status |= BCM43xx_SBF_MODE_PROMISC;
2340 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
2343 if (iw_mode != IW_MODE_ADHOC && iw_mode != IW_MODE_MASTER) {
2344 if (bcm->chip_id == 0x4306 && bcm->chip_rev == 3)
2349 bcm43xx_write16(bcm, 0x0612, value);
2352 /* This is the opposite of bcm43xx_chip_init() */
2353 static void bcm43xx_chip_cleanup(struct bcm43xx_private *bcm)
2355 bcm43xx_radio_turn_off(bcm);
2356 if (!modparam_noleds)
2357 bcm43xx_leds_exit(bcm);
2358 bcm43xx_gpio_cleanup(bcm);
2359 bcm43xx_release_firmware(bcm, 0);
2362 /* Initialize the chip
2363 * http://bcm-specs.sipsolutions.net/ChipInit
2365 static int bcm43xx_chip_init(struct bcm43xx_private *bcm)
2367 struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
2368 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
2374 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
2375 BCM43xx_SBF_CORE_READY
2378 err = bcm43xx_request_firmware(bcm);
2381 bcm43xx_upload_microcode(bcm);
2383 bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0xFFFFFFFF);
2384 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, 0x00020402);
2387 value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
2388 if (value32 == BCM43xx_IRQ_READY)
2391 if (i >= BCM43xx_IRQWAIT_MAX_RETRIES) {
2392 printk(KERN_ERR PFX "IRQ_READY timeout\n");
2394 goto err_release_fw;
2398 bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
2400 value16 = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
2401 BCM43xx_UCODE_REVISION);
2403 dprintk(KERN_INFO PFX "Microcode rev 0x%x, pl 0x%x "
2404 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n", value16,
2405 bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
2406 BCM43xx_UCODE_PATCHLEVEL),
2407 (bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
2408 BCM43xx_UCODE_DATE) >> 12) & 0xf,
2409 (bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
2410 BCM43xx_UCODE_DATE) >> 8) & 0xf,
2411 bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
2412 BCM43xx_UCODE_DATE) & 0xff,
2413 (bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
2414 BCM43xx_UCODE_TIME) >> 11) & 0x1f,
2415 (bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
2416 BCM43xx_UCODE_TIME) >> 5) & 0x3f,
2417 bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
2418 BCM43xx_UCODE_TIME) & 0x1f);
2420 if ( value16 > 0x128 ) {
2422 "Firmware: no support for microcode extracted "
2423 "from version 4.x binary drivers.\n");
2425 goto err_release_fw;
2428 err = bcm43xx_gpio_init(bcm);
2430 goto err_release_fw;
2432 err = bcm43xx_upload_initvals(bcm);
2434 goto err_gpio_cleanup;
2435 bcm43xx_radio_turn_on(bcm);
2436 bcm->radio_hw_enable = bcm43xx_is_hw_radio_enabled(bcm);
2437 dprintk(KERN_INFO PFX "Radio %s by hardware\n",
2438 (bcm->radio_hw_enable == 0) ? "disabled" : "enabled");
2440 bcm43xx_write16(bcm, 0x03E6, 0x0000);
2441 err = bcm43xx_phy_init(bcm);
2445 /* Select initial Interference Mitigation. */
2446 tmp = radio->interfmode;
2447 radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
2448 bcm43xx_radio_set_interference_mitigation(bcm, tmp);
2450 bcm43xx_phy_set_antenna_diversity(bcm);
2451 bcm43xx_radio_set_txantenna(bcm, BCM43xx_RADIO_TXANTENNA_DEFAULT);
2452 if (phy->type == BCM43xx_PHYTYPE_B) {
2453 value16 = bcm43xx_read16(bcm, 0x005E);
2455 bcm43xx_write16(bcm, 0x005E, value16);
2457 bcm43xx_write32(bcm, 0x0100, 0x01000000);
2458 if (bcm->current_core->rev < 5)
2459 bcm43xx_write32(bcm, 0x010C, 0x01000000);
2461 value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
2462 value32 &= ~ BCM43xx_SBF_MODE_NOTADHOC;
2463 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
2464 value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
2465 value32 |= BCM43xx_SBF_MODE_NOTADHOC;
2466 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
2468 value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
2469 value32 |= 0x100000;
2470 bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
2472 if (bcm43xx_using_pio(bcm)) {
2473 bcm43xx_write32(bcm, 0x0210, 0x00000100);
2474 bcm43xx_write32(bcm, 0x0230, 0x00000100);
2475 bcm43xx_write32(bcm, 0x0250, 0x00000100);
2476 bcm43xx_write32(bcm, 0x0270, 0x00000100);
2477 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0034, 0x0000);
2480 /* Probe Response Timeout value */
2481 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2482 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0074, 0x0000);
2484 /* Initially set the wireless operation mode. */
2485 bcm43xx_set_iwmode(bcm, bcm->ieee->iw_mode);
2487 if (bcm->current_core->rev < 3) {
2488 bcm43xx_write16(bcm, 0x060E, 0x0000);
2489 bcm43xx_write16(bcm, 0x0610, 0x8000);
2490 bcm43xx_write16(bcm, 0x0604, 0x0000);
2491 bcm43xx_write16(bcm, 0x0606, 0x0200);
2493 bcm43xx_write32(bcm, 0x0188, 0x80000000);
2494 bcm43xx_write32(bcm, 0x018C, 0x02000000);
2496 bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0x00004000);
2497 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2498 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2499 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2500 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2501 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2502 bcm43xx_write32(bcm, BCM43xx_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2504 value32 = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
2505 value32 |= 0x00100000;
2506 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, value32);
2508 bcm43xx_write16(bcm, BCM43xx_MMIO_POWERUP_DELAY, bcm43xx_pctl_powerup_delay(bcm));
2511 dprintk(KERN_INFO PFX "Chip initialized\n");
2516 bcm43xx_radio_turn_off(bcm);
2518 bcm43xx_gpio_cleanup(bcm);
2520 bcm43xx_release_firmware(bcm, 1);
2524 /* Validate chip access
2525 * http://bcm-specs.sipsolutions.net/ValidateChipAccess */
2526 static int bcm43xx_validate_chip(struct bcm43xx_private *bcm)
2531 shm_backup = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000);
2532 bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0xAA5555AA);
2533 if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0xAA5555AA)
2535 bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0x55AAAA55);
2536 if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0x55AAAA55)
2538 bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, shm_backup);
2540 value = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
2541 if ((value | 0x80000000) != 0x80000400)
2544 value = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
2545 if (value != 0x00000000)
2550 printk(KERN_ERR PFX "Failed to validate the chipaccess\n");
2554 static void bcm43xx_init_struct_phyinfo(struct bcm43xx_phyinfo *phy)
2556 /* Initialize a "phyinfo" structure. The structure is already
2558 * This is called on insmod time to initialize members.
2560 phy->savedpctlreg = 0xFFFF;
2561 spin_lock_init(&phy->lock);
2564 static void bcm43xx_init_struct_radioinfo(struct bcm43xx_radioinfo *radio)
2566 /* Initialize a "radioinfo" structure. The structure is already
2568 * This is called on insmod time to initialize members.
2570 radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
2571 radio->channel = 0xFF;
2572 radio->initial_channel = 0xFF;
2575 static int bcm43xx_probe_cores(struct bcm43xx_private *bcm)
2579 u32 core_vendor, core_id, core_rev;
2580 u32 sb_id_hi, chip_id_32 = 0;
2581 u16 pci_device, chip_id_16;
2584 memset(&bcm->core_chipcommon, 0, sizeof(struct bcm43xx_coreinfo));
2585 memset(&bcm->core_pci, 0, sizeof(struct bcm43xx_coreinfo));
2586 memset(&bcm->core_80211, 0, sizeof(struct bcm43xx_coreinfo)
2587 * BCM43xx_MAX_80211_CORES);
2588 memset(&bcm->core_80211_ext, 0, sizeof(struct bcm43xx_coreinfo_80211)
2589 * BCM43xx_MAX_80211_CORES);
2590 bcm->nr_80211_available = 0;
2591 bcm->current_core = NULL;
2592 bcm->active_80211_core = NULL;
2595 err = _switch_core(bcm, 0);
2599 /* fetch sb_id_hi from core information registers */
2600 sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
2602 core_id = (sb_id_hi & 0x8FF0) >> 4;
2603 core_rev = (sb_id_hi & 0x7000) >> 8;
2604 core_rev |= (sb_id_hi & 0xF);
2605 core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
2607 /* if present, chipcommon is always core 0; read the chipid from it */
2608 if (core_id == BCM43xx_COREID_CHIPCOMMON) {
2609 chip_id_32 = bcm43xx_read32(bcm, 0);
2610 chip_id_16 = chip_id_32 & 0xFFFF;
2611 bcm->core_chipcommon.available = 1;
2612 bcm->core_chipcommon.id = core_id;
2613 bcm->core_chipcommon.rev = core_rev;
2614 bcm->core_chipcommon.index = 0;
2615 /* While we are at it, also read the capabilities. */
2616 bcm->chipcommon_capabilities = bcm43xx_read32(bcm, BCM43xx_CHIPCOMMON_CAPABILITIES);
2618 /* without a chipCommon, use a hard coded table. */
2619 pci_device = bcm->pci_dev->device;
2620 if (pci_device == 0x4301)
2621 chip_id_16 = 0x4301;
2622 else if ((pci_device >= 0x4305) && (pci_device <= 0x4307))
2623 chip_id_16 = 0x4307;
2624 else if ((pci_device >= 0x4402) && (pci_device <= 0x4403))
2625 chip_id_16 = 0x4402;
2626 else if ((pci_device >= 0x4610) && (pci_device <= 0x4615))
2627 chip_id_16 = 0x4610;
2628 else if ((pci_device >= 0x4710) && (pci_device <= 0x4715))
2629 chip_id_16 = 0x4710;
2630 #ifdef CONFIG_BCM947XX
2631 else if ((pci_device >= 0x4320) && (pci_device <= 0x4325))
2632 chip_id_16 = 0x4309;
2635 printk(KERN_ERR PFX "Could not determine Chip ID\n");
2640 /* ChipCommon with Core Rev >=4 encodes number of cores,
2641 * otherwise consult hardcoded table */
2642 if ((core_id == BCM43xx_COREID_CHIPCOMMON) && (core_rev >= 4)) {
2643 core_count = (chip_id_32 & 0x0F000000) >> 24;
2645 switch (chip_id_16) {
2668 /* SOL if we get here */
2674 bcm->chip_id = chip_id_16;
2675 bcm->chip_rev = (chip_id_32 & 0x000F0000) >> 16;
2676 bcm->chip_package = (chip_id_32 & 0x00F00000) >> 20;
2678 dprintk(KERN_INFO PFX "Chip ID 0x%x, rev 0x%x\n",
2679 bcm->chip_id, bcm->chip_rev);
2680 dprintk(KERN_INFO PFX "Number of cores: %d\n", core_count);
2681 if (bcm->core_chipcommon.available) {
2682 dprintk(KERN_INFO PFX "Core 0: ID 0x%x, rev 0x%x, vendor 0x%x\n",
2683 core_id, core_rev, core_vendor);
2687 for ( ; current_core < core_count; current_core++) {
2688 struct bcm43xx_coreinfo *core;
2689 struct bcm43xx_coreinfo_80211 *ext_80211;
2691 err = _switch_core(bcm, current_core);
2694 /* Gather information */
2695 /* fetch sb_id_hi from core information registers */
2696 sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
2698 /* extract core_id, core_rev, core_vendor */
2699 core_id = (sb_id_hi & 0x8FF0) >> 4;
2700 core_rev = ((sb_id_hi & 0xF) | ((sb_id_hi & 0x7000) >> 8));
2701 core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
2703 dprintk(KERN_INFO PFX "Core %d: ID 0x%x, rev 0x%x, vendor 0x%x\n",
2704 current_core, core_id, core_rev, core_vendor);
2708 case BCM43xx_COREID_PCI:
2709 case BCM43xx_COREID_PCIE:
2710 core = &bcm->core_pci;
2711 if (core->available) {
2712 printk(KERN_WARNING PFX "Multiple PCI cores found.\n");
2716 case BCM43xx_COREID_80211:
2717 for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
2718 core = &(bcm->core_80211[i]);
2719 ext_80211 = &(bcm->core_80211_ext[i]);
2720 if (!core->available)
2725 printk(KERN_WARNING PFX "More than %d cores of type 802.11 found.\n",
2726 BCM43xx_MAX_80211_CORES);
2730 /* More than one 80211 core is only supported
2732 * There are chips with two 80211 cores, but with
2733 * dangling pins on the second core. Be careful
2734 * and ignore these cores here.
2736 if (bcm->pci_dev->device != 0x4324) {
2737 dprintk(KERN_INFO PFX "Ignoring additional 802.11 core.\n");
2751 printk(KERN_WARNING PFX
2752 "Unsupported 80211 core revision %u\n",
2755 bcm->nr_80211_available++;
2756 core->priv = ext_80211;
2757 bcm43xx_init_struct_phyinfo(&ext_80211->phy);
2758 bcm43xx_init_struct_radioinfo(&ext_80211->radio);
2760 case BCM43xx_COREID_CHIPCOMMON:
2761 printk(KERN_WARNING PFX "Multiple CHIPCOMMON cores found.\n");
2765 core->available = 1;
2767 core->rev = core_rev;
2768 core->index = current_core;
2772 if (!bcm->core_80211[0].available) {
2773 printk(KERN_ERR PFX "Error: No 80211 core found!\n");
2778 err = bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
2785 static void bcm43xx_gen_bssid(struct bcm43xx_private *bcm)
2787 const u8 *mac = (const u8*)(bcm->net_dev->dev_addr);
2788 u8 *bssid = bcm->ieee->bssid;
2790 switch (bcm->ieee->iw_mode) {
2792 random_ether_addr(bssid);
2794 case IW_MODE_MASTER:
2796 case IW_MODE_REPEAT:
2797 case IW_MODE_SECOND:
2798 case IW_MODE_MONITOR:
2799 memcpy(bssid, mac, ETH_ALEN);
2806 static void bcm43xx_rate_memory_write(struct bcm43xx_private *bcm,
2814 offset += (bcm43xx_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2818 offset += (bcm43xx_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2820 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, offset + 0x20,
2821 bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, offset));
2824 static void bcm43xx_rate_memory_init(struct bcm43xx_private *bcm)
2826 switch (bcm43xx_current_phy(bcm)->type) {
2827 case BCM43xx_PHYTYPE_A:
2828 case BCM43xx_PHYTYPE_G:
2829 bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_6MB, 1);
2830 bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_12MB, 1);
2831 bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_18MB, 1);
2832 bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_24MB, 1);
2833 bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_36MB, 1);
2834 bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_48MB, 1);
2835 bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_54MB, 1);
2836 case BCM43xx_PHYTYPE_B:
2837 bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_1MB, 0);
2838 bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_2MB, 0);
2839 bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_5MB, 0);
2840 bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_11MB, 0);
2847 static void bcm43xx_wireless_core_cleanup(struct bcm43xx_private *bcm)
2849 bcm43xx_chip_cleanup(bcm);
2850 bcm43xx_pio_free(bcm);
2851 bcm43xx_dma_free(bcm);
2853 bcm->current_core->initialized = 0;
2856 /* http://bcm-specs.sipsolutions.net/80211Init */
2857 static int bcm43xx_wireless_core_init(struct bcm43xx_private *bcm,
2860 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
2861 struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
2867 if (bcm->core_pci.rev <= 5 && bcm->core_pci.id != BCM43xx_COREID_PCIE) {
2868 sbimconfiglow = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
2869 sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
2870 sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
2871 if (bcm->bustype == BCM43xx_BUSTYPE_PCI)
2872 sbimconfiglow |= 0x32;
2874 sbimconfiglow |= 0x53;
2875 bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, sbimconfiglow);
2878 bcm43xx_phy_calibrate(bcm);
2879 err = bcm43xx_chip_init(bcm);
2883 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0016, bcm->current_core->rev);
2884 ucodeflags = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, BCM43xx_UCODEFLAGS_OFFSET);
2886 if (0 /*FIXME: which condition has to be used here? */)
2887 ucodeflags |= 0x00000010;
2889 /* HW decryption needs to be set now */
2890 ucodeflags |= 0x40000000;
2892 if (phy->type == BCM43xx_PHYTYPE_G) {
2893 ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
2895 ucodeflags |= BCM43xx_UCODEFLAG_UNKGPHY;
2896 if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL)
2897 ucodeflags |= BCM43xx_UCODEFLAG_UNKPACTRL;
2898 } else if (phy->type == BCM43xx_PHYTYPE_B) {
2899 ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
2900 if (phy->rev >= 2 && radio->version == 0x2050)
2901 ucodeflags &= ~BCM43xx_UCODEFLAG_UNKGPHY;
2904 if (ucodeflags != bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED,
2905 BCM43xx_UCODEFLAGS_OFFSET)) {
2906 bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED,
2907 BCM43xx_UCODEFLAGS_OFFSET, ucodeflags);
2910 /* Short/Long Retry Limit.
2911 * The retry-limit is a 4-bit counter. Enforce this to avoid overflowing
2912 * the chip-internal counter.
2914 limit = limit_value(modparam_short_retry, 0, 0xF);
2915 bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0006, limit);
2916 limit = limit_value(modparam_long_retry, 0, 0xF);
2917 bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0007, limit);
2919 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0044, 3);
2920 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0046, 2);
2922 bcm43xx_rate_memory_init(bcm);
2924 /* Minimum Contention Window */
2925 if (phy->type == BCM43xx_PHYTYPE_B)
2926 bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000001f);
2928 bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000000f);
2929 /* Maximum Contention Window */
2930 bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
2932 bcm43xx_gen_bssid(bcm);
2933 bcm43xx_write_mac_bssid_templates(bcm);
2935 if (bcm->current_core->rev >= 5)
2936 bcm43xx_write16(bcm, 0x043C, 0x000C);
2938 if (active_wlcore) {
2939 if (bcm43xx_using_pio(bcm)) {
2940 err = bcm43xx_pio_init(bcm);
2942 err = bcm43xx_dma_init(bcm);
2944 err = bcm43xx_pio_init(bcm);
2947 goto err_chip_cleanup;
2949 bcm43xx_write16(bcm, 0x0612, 0x0050);
2950 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0416, 0x0050);
2951 bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0414, 0x01F4);
2953 if (active_wlcore) {
2954 if (radio->initial_channel != 0xFF)
2955 bcm43xx_radio_selectchannel(bcm, radio->initial_channel, 0);
2958 /* Don't enable MAC/IRQ here, as it will race with the IRQ handler.
2959 * We enable it later.
2961 bcm->current_core->initialized = 1;
2966 bcm43xx_chip_cleanup(bcm);
2970 static int bcm43xx_chipset_attach(struct bcm43xx_private *bcm)
2975 err = bcm43xx_pctl_set_crystal(bcm, 1);
2978 err = bcm43xx_pci_read_config16(bcm, PCI_STATUS, &pci_status);
2981 err = bcm43xx_pci_write_config16(bcm, PCI_STATUS, pci_status & ~PCI_STATUS_SIG_TARGET_ABORT);
2987 static void bcm43xx_chipset_detach(struct bcm43xx_private *bcm)
2989 bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_SLOW);
2990 bcm43xx_pctl_set_crystal(bcm, 0);
2993 static void bcm43xx_pcicore_broadcast_value(struct bcm43xx_private *bcm,
2997 bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_ADDR, address);
2998 bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_DATA, data);
3001 static int bcm43xx_pcicore_commit_settings(struct bcm43xx_private *bcm)
3005 bcm->irq_savedstate = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
3007 if (bcm->core_chipcommon.available) {
3008 err = bcm43xx_switch_core(bcm, &bcm->core_chipcommon);
3012 bcm43xx_pcicore_broadcast_value(bcm, 0xfd8, 0x00000000);
3014 /* this function is always called when a PCI core is mapped */
3015 err = bcm43xx_switch_core(bcm, &bcm->core_pci);
3019 bcm43xx_pcicore_broadcast_value(bcm, 0xfd8, 0x00000000);
3021 bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
3027 static u32 bcm43xx_pcie_reg_read(struct bcm43xx_private *bcm, u32 address)
3029 bcm43xx_write32(bcm, BCM43xx_PCIECORE_REG_ADDR, address);
3030 return bcm43xx_read32(bcm, BCM43xx_PCIECORE_REG_DATA);
3033 static void bcm43xx_pcie_reg_write(struct bcm43xx_private *bcm, u32 address,
3036 bcm43xx_write32(bcm, BCM43xx_PCIECORE_REG_ADDR, address);
3037 bcm43xx_write32(bcm, BCM43xx_PCIECORE_REG_DATA, data);
3040 static void bcm43xx_pcie_mdio_write(struct bcm43xx_private *bcm, u8 dev, u8 reg,
3045 bcm43xx_write32(bcm, BCM43xx_PCIECORE_MDIO_CTL, 0x0082);
3046 bcm43xx_write32(bcm, BCM43xx_PCIECORE_MDIO_DATA, BCM43xx_PCIE_MDIO_ST |
3047 BCM43xx_PCIE_MDIO_WT | (dev << BCM43xx_PCIE_MDIO_DEV) |
3048 (reg << BCM43xx_PCIE_MDIO_REG) | BCM43xx_PCIE_MDIO_TA |
3052 for (i = 0; i < 10; i++) {
3053 if (bcm43xx_read32(bcm, BCM43xx_PCIECORE_MDIO_CTL) &
3054 BCM43xx_PCIE_MDIO_TC)
3058 bcm43xx_write32(bcm, BCM43xx_PCIECORE_MDIO_CTL, 0);
3061 /* Make an I/O Core usable. "core_mask" is the bitmask of the cores to enable.
3062 * To enable core 0, pass a core_mask of 1<<0
3064 static int bcm43xx_setup_backplane_pci_connection(struct bcm43xx_private *bcm,
3067 u32 backplane_flag_nr;
3069 struct bcm43xx_coreinfo *old_core;
3072 value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTPSFLAG);
3073 backplane_flag_nr = value & BCM43xx_BACKPLANE_FLAG_NR_MASK;
3075 old_core = bcm->current_core;
3076 err = bcm43xx_switch_core(bcm, &bcm->core_pci);
3080 if (bcm->current_core->rev < 6 &&
3081 bcm->current_core->id == BCM43xx_COREID_PCI) {
3082 value = bcm43xx_read32(bcm, BCM43xx_CIR_SBINTVEC);
3083 value |= (1 << backplane_flag_nr);
3084 bcm43xx_write32(bcm, BCM43xx_CIR_SBINTVEC, value);
3086 err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ICR, &value);
3088 printk(KERN_ERR PFX "Error: ICR setup failure!\n");
3089 goto out_switch_back;
3091 value |= core_mask << 8;
3092 err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ICR, value);
3094 printk(KERN_ERR PFX "Error: ICR setup failure!\n");
3095 goto out_switch_back;
3099 if (bcm->current_core->id == BCM43xx_COREID_PCI) {
3100 value = bcm43xx_read32(bcm, BCM43xx_PCICORE_SBTOPCI2);
3101 value |= BCM43xx_SBTOPCI2_PREFETCH | BCM43xx_SBTOPCI2_BURST;
3102 bcm43xx_write32(bcm, BCM43xx_PCICORE_SBTOPCI2, value);
3104 if (bcm->current_core->rev < 5) {
3105 value = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
3106 value |= (2 << BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_SHIFT)
3107 & BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
3108 value |= (3 << BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_SHIFT)
3109 & BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
3110 bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, value);
3111 err = bcm43xx_pcicore_commit_settings(bcm);
3113 } else if (bcm->current_core->rev >= 11) {
3114 value = bcm43xx_read32(bcm, BCM43xx_PCICORE_SBTOPCI2);
3115 value |= BCM43xx_SBTOPCI2_MEMREAD_MULTI;
3116 bcm43xx_write32(bcm, BCM43xx_PCICORE_SBTOPCI2, value);
3119 if (bcm->current_core->rev == 0 || bcm->current_core->rev == 1) {
3120 value = bcm43xx_pcie_reg_read(bcm, BCM43xx_PCIE_TLP_WORKAROUND);
3122 bcm43xx_pcie_reg_write(bcm, BCM43xx_PCIE_TLP_WORKAROUND,
3125 if (bcm->current_core->rev == 0) {
3126 bcm43xx_pcie_mdio_write(bcm, BCM43xx_MDIO_SERDES_RX,
3127 BCM43xx_SERDES_RXTIMER, 0x8128);
3128 bcm43xx_pcie_mdio_write(bcm, BCM43xx_MDIO_SERDES_RX,
3129 BCM43xx_SERDES_CDR, 0x0100);
3130 bcm43xx_pcie_mdio_write(bcm, BCM43xx_MDIO_SERDES_RX,
3131 BCM43xx_SERDES_CDR_BW, 0x1466);
3132 } else if (bcm->current_core->rev == 1) {
3133 value = bcm43xx_pcie_reg_read(bcm, BCM43xx_PCIE_DLLP_LINKCTL);
3135 bcm43xx_pcie_reg_write(bcm, BCM43xx_PCIE_DLLP_LINKCTL,
3140 err = bcm43xx_switch_core(bcm, old_core);
3145 static void bcm43xx_periodic_every120sec(struct bcm43xx_private *bcm)
3147 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
3149 if (phy->type != BCM43xx_PHYTYPE_G || phy->rev < 2)
3152 bcm43xx_mac_suspend(bcm);
3153 bcm43xx_phy_lo_g_measure(bcm);
3154 bcm43xx_mac_enable(bcm);
3157 static void bcm43xx_periodic_every60sec(struct bcm43xx_private *bcm)
3159 bcm43xx_phy_lo_mark_all_unused(bcm);
3160 if (bcm->sprom.boardflags & BCM43xx_BFL_RSSI) {
3161 bcm43xx_mac_suspend(bcm);
3162 bcm43xx_calc_nrssi_slope(bcm);
3163 bcm43xx_mac_enable(bcm);
3167 static void bcm43xx_periodic_every30sec(struct bcm43xx_private *bcm)
3169 /* Update device statistics. */
3170 bcm43xx_calculate_link_quality(bcm);
3173 static void bcm43xx_periodic_every15sec(struct bcm43xx_private *bcm)
3175 bcm43xx_phy_xmitpower(bcm); //FIXME: unless scanning?
3176 //TODO for APHY (temperature?)
3179 static void bcm43xx_periodic_every1sec(struct bcm43xx_private *bcm)
3181 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
3182 struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
3183 int radio_hw_enable;
3185 /* check if radio hardware enabled status changed */
3186 radio_hw_enable = bcm43xx_is_hw_radio_enabled(bcm);
3187 if (unlikely(bcm->radio_hw_enable != radio_hw_enable)) {
3188 bcm->radio_hw_enable = radio_hw_enable;
3189 dprintk(KERN_INFO PFX "Radio hardware status changed to %s\n",
3190 (radio_hw_enable == 0) ? "disabled" : "enabled");
3191 bcm43xx_leds_update(bcm, 0);
3193 if (phy->type == BCM43xx_PHYTYPE_G) {
3194 //TODO: update_aci_moving_average
3195 if (radio->aci_enable && radio->aci_wlan_automatic) {
3196 bcm43xx_mac_suspend(bcm);
3197 if (!radio->aci_enable && 1 /*TODO: not scanning? */) {
3198 if (0 /*TODO: bunch of conditions*/) {
3199 bcm43xx_radio_set_interference_mitigation(bcm,
3200 BCM43xx_RADIO_INTERFMODE_MANUALWLAN);
3202 } else if (1/*TODO*/) {
3204 if ((aci_average > 1000) && !(bcm43xx_radio_aci_scan(bcm))) {
3205 bcm43xx_radio_set_interference_mitigation(bcm,
3206 BCM43xx_RADIO_INTERFMODE_NONE);
3210 bcm43xx_mac_enable(bcm);
3211 } else if (radio->interfmode == BCM43xx_RADIO_INTERFMODE_NONWLAN &&
3213 //TODO: implement rev1 workaround
3218 static void do_periodic_work(struct bcm43xx_private *bcm)
3220 if (bcm->periodic_state % 120 == 0)
3221 bcm43xx_periodic_every120sec(bcm);
3222 if (bcm->periodic_state % 60 == 0)
3223 bcm43xx_periodic_every60sec(bcm);
3224 if (bcm->periodic_state % 30 == 0)
3225 bcm43xx_periodic_every30sec(bcm);
3226 if (bcm->periodic_state % 15 == 0)
3227 bcm43xx_periodic_every15sec(bcm);
3228 bcm43xx_periodic_every1sec(bcm);
3230 schedule_delayed_work(&bcm->periodic_work, HZ);
3233 static void bcm43xx_periodic_work_handler(struct work_struct *work)
3235 struct bcm43xx_private *bcm =
3236 container_of(work, struct bcm43xx_private, periodic_work.work);
3237 struct net_device *net_dev = bcm->net_dev;
3238 unsigned long flags;
3240 unsigned long orig_trans_start = 0;
3242 mutex_lock(&bcm->mutex);
3243 if (unlikely(bcm->periodic_state % 60 == 0)) {
3244 /* Periodic work will take a long time, so we want it to
3248 netif_tx_lock_bh(net_dev);
3249 /* We must fake a started transmission here, as we are going to
3250 * disable TX. If we wouldn't fake a TX, it would be possible to
3251 * trigger the netdev watchdog, if the last real TX is already
3252 * some time on the past (slightly less than 5secs)
3254 orig_trans_start = net_dev->trans_start;
3255 net_dev->trans_start = jiffies;
3256 netif_stop_queue(net_dev);
3257 netif_tx_unlock_bh(net_dev);
3259 spin_lock_irqsave(&bcm->irq_lock, flags);
3260 bcm43xx_mac_suspend(bcm);
3261 if (bcm43xx_using_pio(bcm))
3262 bcm43xx_pio_freeze_txqueues(bcm);
3263 savedirqs = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
3264 spin_unlock_irqrestore(&bcm->irq_lock, flags);
3265 bcm43xx_synchronize_irq(bcm);
3267 /* Periodic work should take short time, so we want low
3270 spin_lock_irqsave(&bcm->irq_lock, flags);
3273 do_periodic_work(bcm);
3275 if (unlikely(bcm->periodic_state % 60 == 0)) {
3276 spin_lock_irqsave(&bcm->irq_lock, flags);
3277 tasklet_enable(&bcm->isr_tasklet);
3278 bcm43xx_interrupt_enable(bcm, savedirqs);
3279 if (bcm43xx_using_pio(bcm))
3280 bcm43xx_pio_thaw_txqueues(bcm);
3281 bcm43xx_mac_enable(bcm);
3282 netif_wake_queue(bcm->net_dev);
3283 net_dev->trans_start = orig_trans_start;
3286 bcm->periodic_state++;
3287 spin_unlock_irqrestore(&bcm->irq_lock, flags);
3288 mutex_unlock(&bcm->mutex);
3291 void bcm43xx_periodic_tasks_delete(struct bcm43xx_private *bcm)
3293 cancel_rearming_delayed_work(&bcm->periodic_work);
3296 void bcm43xx_periodic_tasks_setup(struct bcm43xx_private *bcm)
3298 struct delayed_work *work = &bcm->periodic_work;
3300 assert(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED);
3301 INIT_DELAYED_WORK(work, bcm43xx_periodic_work_handler);
3302 schedule_delayed_work(work, 0);
3305 static void bcm43xx_security_init(struct bcm43xx_private *bcm)
3307 bcm->security_offset = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
3309 bcm43xx_clear_keys(bcm);
3312 static int bcm43xx_rng_read(struct hwrng *rng, u32 *data)
3314 struct bcm43xx_private *bcm = (struct bcm43xx_private *)rng->priv;
3315 unsigned long flags;
3317 spin_lock_irqsave(&(bcm)->irq_lock, flags);
3318 *data = bcm43xx_read16(bcm, BCM43xx_MMIO_RNG);
3319 spin_unlock_irqrestore(&(bcm)->irq_lock, flags);
3321 return (sizeof(u16));
3324 static void bcm43xx_rng_exit(struct bcm43xx_private *bcm)
3326 hwrng_unregister(&bcm->rng);
3329 static int bcm43xx_rng_init(struct bcm43xx_private *bcm)
3333 snprintf(bcm->rng_name, ARRAY_SIZE(bcm->rng_name),
3334 "%s_%s", KBUILD_MODNAME, bcm->net_dev->name);
3335 bcm->rng.name = bcm->rng_name;
3336 bcm->rng.data_read = bcm43xx_rng_read;
3337 bcm->rng.priv = (unsigned long)bcm;
3338 err = hwrng_register(&bcm->rng);
3340 printk(KERN_ERR PFX "RNG init failed (%d)\n", err);
3345 static int bcm43xx_shutdown_all_wireless_cores(struct bcm43xx_private *bcm)
3349 struct bcm43xx_coreinfo *core;
3351 bcm43xx_set_status(bcm, BCM43xx_STAT_SHUTTINGDOWN);
3352 for (i = 0; i < bcm->nr_80211_available; i++) {
3353 core = &(bcm->core_80211[i]);
3354 assert(core->available);
3355 if (!core->initialized)
3357 err = bcm43xx_switch_core(bcm, core);
3359 dprintk(KERN_ERR PFX "shutdown_all_wireless_cores "
3360 "switch_core failed (%d)\n", err);
3364 bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
3365 bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
3366 bcm43xx_wireless_core_cleanup(bcm);
3367 if (core == bcm->active_80211_core)
3368 bcm->active_80211_core = NULL;
3370 free_irq(bcm->irq, bcm);
3371 bcm43xx_set_status(bcm, BCM43xx_STAT_UNINIT);
3376 /* This is the opposite of bcm43xx_init_board() */
3377 static void bcm43xx_free_board(struct bcm43xx_private *bcm)
3379 bcm43xx_rng_exit(bcm);
3380 bcm43xx_sysfs_unregister(bcm);
3381 bcm43xx_periodic_tasks_delete(bcm);
3383 mutex_lock(&(bcm)->mutex);
3384 bcm43xx_shutdown_all_wireless_cores(bcm);
3385 bcm43xx_pctl_set_crystal(bcm, 0);
3386 mutex_unlock(&(bcm)->mutex);
3389 static void prepare_phydata_for_init(struct bcm43xx_phyinfo *phy)
3391 phy->antenna_diversity = 0xFFFF;
3392 memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
3393 memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
3396 phy->calibrated = 0;
3399 if (phy->_lo_pairs) {
3400 memset(phy->_lo_pairs, 0,
3401 sizeof(struct bcm43xx_lopair) * BCM43xx_LO_COUNT);
3403 memset(phy->loopback_gain, 0, sizeof(phy->loopback_gain));
3406 static void prepare_radiodata_for_init(struct bcm43xx_private *bcm,
3407 struct bcm43xx_radioinfo *radio)
3411 /* Set default attenuation values. */
3412 radio->baseband_atten = bcm43xx_default_baseband_attenuation(bcm);
3413 radio->radio_atten = bcm43xx_default_radio_attenuation(bcm);
3414 radio->txctl1 = bcm43xx_default_txctl1(bcm);
3415 radio->txctl2 = 0xFFFF;
3416 radio->txpwr_offset = 0;
3419 radio->nrssislope = 0;
3420 for (i = 0; i < ARRAY_SIZE(radio->nrssi); i++)
3421 radio->nrssi[i] = -1000;
3422 for (i = 0; i < ARRAY_SIZE(radio->nrssi_lt); i++)
3423 radio->nrssi_lt[i] = i;
3425 radio->lofcal = 0xFFFF;
3426 radio->initval = 0xFFFF;
3428 radio->aci_enable = 0;
3429 radio->aci_wlan_automatic = 0;
3430 radio->aci_hw_rssi = 0;
3433 static void prepare_priv_for_init(struct bcm43xx_private *bcm)
3436 struct bcm43xx_coreinfo *core;
3437 struct bcm43xx_coreinfo_80211 *wlext;
3439 assert(!bcm->active_80211_core);
3441 bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZING);
3444 bcm->was_initialized = 0;
3445 bcm->reg124_set_0x4 = 0;
3448 memset(&bcm->stats, 0, sizeof(bcm->stats));
3450 /* Wireless core data */
3451 for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
3452 core = &(bcm->core_80211[i]);
3455 if (!core->available)
3457 assert(wlext == &(bcm->core_80211_ext[i]));
3459 prepare_phydata_for_init(&wlext->phy);
3460 prepare_radiodata_for_init(bcm, &wlext->radio);
3463 /* IRQ related flags */
3464 bcm->irq_reason = 0;
3465 memset(bcm->dma_reason, 0, sizeof(bcm->dma_reason));
3466 bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
3468 bcm->mac_suspended = 1;
3470 /* Noise calculation context */
3471 memset(&bcm->noisecalc, 0, sizeof(bcm->noisecalc));
3473 /* Periodic work context */
3474 bcm->periodic_state = 0;
3477 static int wireless_core_up(struct bcm43xx_private *bcm,
3482 if (!bcm43xx_core_enabled(bcm))
3483 bcm43xx_wireless_core_reset(bcm, 1);
3485 bcm43xx_wireless_core_mark_inactive(bcm);
3486 err = bcm43xx_wireless_core_init(bcm, active_wlcore);
3490 bcm43xx_radio_turn_off(bcm);
3495 /* Select and enable the "to be used" wireless core.
3496 * Locking: bcm->mutex must be aquired before calling this.
3497 * bcm->irq_lock must not be aquired.
3499 int bcm43xx_select_wireless_core(struct bcm43xx_private *bcm,
3503 struct bcm43xx_coreinfo *active_core = NULL;
3504 struct bcm43xx_coreinfo_80211 *active_wlext = NULL;
3505 struct bcm43xx_coreinfo *core;
3506 struct bcm43xx_coreinfo_80211 *wlext;
3507 int adjust_active_sbtmstatelow = 0;
3512 /* If no phytype is requested, select the first core. */
3513 assert(bcm->core_80211[0].available);
3514 wlext = bcm->core_80211[0].priv;
3515 phytype = wlext->phy.type;
3517 /* Find the requested core. */
3518 for (i = 0; i < bcm->nr_80211_available; i++) {
3519 core = &(bcm->core_80211[i]);
3521 if (wlext->phy.type == phytype) {
3523 active_wlext = wlext;
3528 return -ESRCH; /* No such PHYTYPE on this board. */
3530 if (bcm->active_80211_core) {
3531 /* We already selected a wl core in the past.
3532 * So first clean up everything.
3534 dprintk(KERN_INFO PFX "select_wireless_core: cleanup\n");
3535 ieee80211softmac_stop(bcm->net_dev);
3536 bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZED);
3537 err = bcm43xx_disable_interrupts_sync(bcm);
3539 tasklet_enable(&bcm->isr_tasklet);
3540 err = bcm43xx_shutdown_all_wireless_cores(bcm);
3543 /* Ok, everything down, continue to re-initialize. */
3544 bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZING);
3547 /* Reset all data structures. */
3548 prepare_priv_for_init(bcm);
3550 err = bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_FAST);
3554 /* Mark all unused cores "inactive". */
3555 for (i = 0; i < bcm->nr_80211_available; i++) {
3556 core = &(bcm->core_80211[i]);
3559 if (core == active_core)
3561 err = bcm43xx_switch_core(bcm, core);
3563 dprintk(KERN_ERR PFX "Could not switch to inactive "
3564 "802.11 core (%d)\n", err);
3567 err = wireless_core_up(bcm, 0);
3569 dprintk(KERN_ERR PFX "core_up for inactive 802.11 core "
3570 "failed (%d)\n", err);
3573 adjust_active_sbtmstatelow = 1;
3576 /* Now initialize the active 802.11 core. */
3577 err = bcm43xx_switch_core(bcm, active_core);
3579 dprintk(KERN_ERR PFX "Could not switch to active "
3580 "802.11 core (%d)\n", err);
3583 if (adjust_active_sbtmstatelow &&
3584 active_wlext->phy.type == BCM43xx_PHYTYPE_G) {
3587 sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
3588 sbtmstatelow |= 0x20000000;
3589 bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
3591 err = wireless_core_up(bcm, 1);
3593 dprintk(KERN_ERR PFX "core_up for active 802.11 core "
3594 "failed (%d)\n", err);
3597 err = bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_DYNAMIC);
3600 bcm->active_80211_core = active_core;
3602 bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
3603 bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_SELF, (u8 *)(bcm->net_dev->dev_addr));
3604 bcm43xx_security_init(bcm);
3605 drain_txstatus_queue(bcm);
3606 ieee80211softmac_start(bcm->net_dev);
3608 /* Let's go! Be careful after enabling the IRQs.
3609 * Don't switch cores, for example.
3611 bcm43xx_mac_enable(bcm);
3612 bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZED);
3613 err = bcm43xx_initialize_irq(bcm);
3616 bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
3618 dprintk(KERN_INFO PFX "Selected 802.11 core (phytype %d)\n",
3619 active_wlext->phy.type);
3624 bcm43xx_set_status(bcm, BCM43xx_STAT_UNINIT);
3625 bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_SLOW);
3629 static int bcm43xx_init_board(struct bcm43xx_private *bcm)
3633 mutex_lock(&(bcm)->mutex);
3635 tasklet_enable(&bcm->isr_tasklet);
3636 err = bcm43xx_pctl_set_crystal(bcm, 1);
3639 err = bcm43xx_pctl_init(bcm);
3641 goto err_crystal_off;
3642 err = bcm43xx_select_wireless_core(bcm, -1);
3644 goto err_crystal_off;
3645 err = bcm43xx_sysfs_register(bcm);
3647 goto err_wlshutdown;
3648 err = bcm43xx_rng_init(bcm);
3650 goto err_sysfs_unreg;
3651 bcm43xx_periodic_tasks_setup(bcm);
3653 /*FIXME: This should be handled by softmac instead. */
3654 schedule_delayed_work(&bcm->softmac->associnfo.work, 0);
3657 mutex_unlock(&(bcm)->mutex);
3662 bcm43xx_sysfs_unregister(bcm);
3664 bcm43xx_shutdown_all_wireless_cores(bcm);
3666 bcm43xx_pctl_set_crystal(bcm, 0);
3668 tasklet_disable(&bcm->isr_tasklet);
3672 static void bcm43xx_detach_board(struct bcm43xx_private *bcm)
3674 struct pci_dev *pci_dev = bcm->pci_dev;
3677 bcm43xx_chipset_detach(bcm);
3678 /* Do _not_ access the chip, after it is detached. */
3679 pci_iounmap(pci_dev, bcm->mmio_addr);
3680 pci_release_regions(pci_dev);
3681 pci_disable_device(pci_dev);
3683 /* Free allocated structures/fields */
3684 for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
3685 kfree(bcm->core_80211_ext[i].phy._lo_pairs);
3686 if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
3687 kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
3691 static int bcm43xx_read_phyinfo(struct bcm43xx_private *bcm)
3693 struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
3701 value = bcm43xx_read16(bcm, BCM43xx_MMIO_PHY_VER);
3703 phy_analog = (value & 0xF000) >> 12;
3704 phy_type = (value & 0x0F00) >> 8;
3705 phy_rev = (value & 0x000F);
3707 dprintk(KERN_INFO PFX "Detected PHY: Analog: %x, Type %x, Revision %x\n",
3708 phy_analog, phy_type, phy_rev);
3711 case BCM43xx_PHYTYPE_A:
3714 /*FIXME: We need to switch the ieee->modulation, etc.. flags,
3715 * if we switch 80211 cores after init is done.
3716 * As we do not implement on the fly switching between
3717 * wireless cores, I will leave this as a future task.
3719 bcm->ieee->modulation = IEEE80211_OFDM_MODULATION;
3720 bcm->ieee->mode = IEEE_A;
3721 bcm->ieee->freq_band = IEEE80211_52GHZ_BAND |
3722 IEEE80211_24GHZ_BAND;
3724 case BCM43xx_PHYTYPE_B:
3725 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6 && phy_rev != 7)
3727 bcm->ieee->modulation = IEEE80211_CCK_MODULATION;
3728 bcm->ieee->mode = IEEE_B;
3729 bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
3731 case BCM43xx_PHYTYPE_G:
3734 bcm->ieee->modulation = IEEE80211_OFDM_MODULATION |
3735 IEEE80211_CCK_MODULATION;
3736 bcm->ieee->mode = IEEE_G;
3737 bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
3740 printk(KERN_ERR PFX "Error: Unknown PHY Type %x\n",
3744 bcm->ieee->perfect_rssi = RX_RSSI_MAX;
3745 bcm->ieee->worst_rssi = 0;
3747 printk(KERN_WARNING PFX "Invalid PHY Revision %x\n",
3751 phy->analog = phy_analog;
3752 phy->type = phy_type;
3754 if ((phy_type == BCM43xx_PHYTYPE_B) || (phy_type == BCM43xx_PHYTYPE_G)) {
3755 p = kzalloc(sizeof(struct bcm43xx_lopair) * BCM43xx_LO_COUNT,
3765 static int bcm43xx_attach_board(struct bcm43xx_private *bcm)
3767 struct pci_dev *pci_dev = bcm->pci_dev;
3768 struct net_device *net_dev = bcm->net_dev;
3773 err = pci_enable_device(pci_dev);
3775 printk(KERN_ERR PFX "pci_enable_device() failed\n");
3778 err = pci_request_regions(pci_dev, KBUILD_MODNAME);
3780 printk(KERN_ERR PFX "pci_request_regions() failed\n");
3781 goto err_pci_disable;
3783 /* enable PCI bus-mastering */
3784 pci_set_master(pci_dev);
3785 bcm->mmio_addr = pci_iomap(pci_dev, 0, ~0UL);
3786 if (!bcm->mmio_addr) {
3787 printk(KERN_ERR PFX "pci_iomap() failed\n");
3789 goto err_pci_release;
3791 net_dev->base_addr = (unsigned long)bcm->mmio_addr;
3793 err = bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_VENDOR_ID,
3794 &bcm->board_vendor);
3797 err = bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_ID,
3801 err = bcm43xx_pci_read_config16(bcm, PCI_REVISION_ID,
3802 &bcm->board_revision);
3806 err = bcm43xx_chipset_attach(bcm);
3809 err = bcm43xx_pctl_init(bcm);
3811 goto err_chipset_detach;
3812 err = bcm43xx_probe_cores(bcm);
3814 goto err_chipset_detach;
3816 /* Attach all IO cores to the backplane. */
3818 for (i = 0; i < bcm->nr_80211_available; i++)
3819 coremask |= (1 << bcm->core_80211[i].index);
3820 //FIXME: Also attach some non80211 cores?
3821 err = bcm43xx_setup_backplane_pci_connection(bcm, coremask);
3823 printk(KERN_ERR PFX "Backplane->PCI connection failed!\n");
3824 goto err_chipset_detach;
3827 err = bcm43xx_sprom_extract(bcm);
3829 goto err_chipset_detach;
3830 err = bcm43xx_leds_init(bcm);
3832 goto err_chipset_detach;
3834 for (i = 0; i < bcm->nr_80211_available; i++) {
3835 err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
3836 assert(err != -ENODEV);
3838 goto err_80211_unwind;
3840 /* Enable the selected wireless core.
3841 * Connect PHY only on the first core.
3843 bcm43xx_wireless_core_reset(bcm, (i == 0));
3845 err = bcm43xx_read_phyinfo(bcm);
3846 if (err && (i == 0))
3847 goto err_80211_unwind;
3849 err = bcm43xx_read_radioinfo(bcm);
3850 if (err && (i == 0))
3851 goto err_80211_unwind;
3853 err = bcm43xx_validate_chip(bcm);
3854 if (err && (i == 0))
3855 goto err_80211_unwind;
3857 bcm43xx_radio_turn_off(bcm);
3858 err = bcm43xx_phy_init_tssi2dbm_table(bcm);
3860 goto err_80211_unwind;
3861 bcm43xx_wireless_core_disable(bcm);
3863 err = bcm43xx_geo_init(bcm);
3865 goto err_80211_unwind;
3866 bcm43xx_pctl_set_crystal(bcm, 0);
3868 /* Set the MAC address in the networking subsystem */
3869 if (is_valid_ether_addr(bcm->sprom.et1macaddr))
3870 memcpy(bcm->net_dev->dev_addr, bcm->sprom.et1macaddr, 6);
3872 memcpy(bcm->net_dev->dev_addr, bcm->sprom.il0macaddr, 6);
3874 snprintf(bcm->nick, IW_ESSID_MAX_SIZE,
3875 "Broadcom %04X", bcm->chip_id);
3882 for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
3883 kfree(bcm->core_80211_ext[i].phy._lo_pairs);
3884 if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
3885 kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
3888 bcm43xx_chipset_detach(bcm);
3890 pci_iounmap(pci_dev, bcm->mmio_addr);
3892 pci_release_regions(pci_dev);
3894 pci_disable_device(pci_dev);
3895 printk(KERN_ERR PFX "Unable to attach board\n");
3899 /* Do the Hardware IO operations to send the txb */
3900 static inline int bcm43xx_tx(struct bcm43xx_private *bcm,
3901 struct ieee80211_txb *txb)
3905 if (bcm43xx_using_pio(bcm))
3906 err = bcm43xx_pio_tx(bcm, txb);
3908 err = bcm43xx_dma_tx(bcm, txb);
3909 bcm->net_dev->trans_start = jiffies;
3914 static void bcm43xx_ieee80211_set_chan(struct net_device *net_dev,
3917 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
3918 struct bcm43xx_radioinfo *radio;
3919 unsigned long flags;
3921 mutex_lock(&bcm->mutex);
3922 spin_lock_irqsave(&bcm->irq_lock, flags);
3923 if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED) {
3924 bcm43xx_mac_suspend(bcm);
3925 bcm43xx_radio_selectchannel(bcm, channel, 0);
3926 bcm43xx_mac_enable(bcm);
3928 radio = bcm43xx_current_radio(bcm);
3929 radio->initial_channel = channel;
3931 spin_unlock_irqrestore(&bcm->irq_lock, flags);
3932 mutex_unlock(&bcm->mutex);
3935 /* set_security() callback in struct ieee80211_device */
3936 static void bcm43xx_ieee80211_set_security(struct net_device *net_dev,
3937 struct ieee80211_security *sec)
3939 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
3940 struct ieee80211_security *secinfo = &bcm->ieee->sec;
3941 unsigned long flags;
3944 dprintk(KERN_INFO PFX "set security called");
3946 mutex_lock(&bcm->mutex);
3947 spin_lock_irqsave(&bcm->irq_lock, flags);
3949 for (keyidx = 0; keyidx<WEP_KEYS; keyidx++)
3950 if (sec->flags & (1<<keyidx)) {
3951 secinfo->encode_alg[keyidx] = sec->encode_alg[keyidx];
3952 secinfo->key_sizes[keyidx] = sec->key_sizes[keyidx];
3953 memcpy(secinfo->keys[keyidx], sec->keys[keyidx], SCM_KEY_LEN);
3956 if (sec->flags & SEC_ACTIVE_KEY) {
3957 secinfo->active_key = sec->active_key;
3958 dprintk(", .active_key = %d", sec->active_key);
3960 if (sec->flags & SEC_UNICAST_GROUP) {
3961 secinfo->unicast_uses_group = sec->unicast_uses_group;
3962 dprintk(", .unicast_uses_group = %d", sec->unicast_uses_group);
3964 if (sec->flags & SEC_LEVEL) {
3965 secinfo->level = sec->level;
3966 dprintk(", .level = %d", sec->level);
3968 if (sec->flags & SEC_ENABLED) {
3969 secinfo->enabled = sec->enabled;
3970 dprintk(", .enabled = %d", sec->enabled);
3972 if (sec->flags & SEC_ENCRYPT) {
3973 secinfo->encrypt = sec->encrypt;
3974 dprintk(", .encrypt = %d", sec->encrypt);
3976 if (sec->flags & SEC_AUTH_MODE) {
3977 secinfo->auth_mode = sec->auth_mode;
3978 dprintk(", .auth_mode = %d", sec->auth_mode);
3981 if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED &&
3982 !bcm->ieee->host_encrypt) {
3983 if (secinfo->enabled) {
3984 /* upload WEP keys to hardware */
3985 char null_address[6] = { 0 };
3987 for (keyidx = 0; keyidx<WEP_KEYS; keyidx++) {
3988 if (!(sec->flags & (1<<keyidx)))
3990 switch (sec->encode_alg[keyidx]) {
3991 case SEC_ALG_NONE: algorithm = BCM43xx_SEC_ALGO_NONE; break;
3993 algorithm = BCM43xx_SEC_ALGO_WEP;
3994 if (secinfo->key_sizes[keyidx] == 13)
3995 algorithm = BCM43xx_SEC_ALGO_WEP104;
3999 algorithm = BCM43xx_SEC_ALGO_TKIP;
4003 algorithm = BCM43xx_SEC_ALGO_AES;
4009 bcm43xx_key_write(bcm, keyidx, algorithm, sec->keys[keyidx], secinfo->key_sizes[keyidx], &null_address[0]);
4010 bcm->key[keyidx].enabled = 1;
4011 bcm->key[keyidx].algorithm = algorithm;
4014 bcm43xx_clear_keys(bcm);
4016 spin_unlock_irqrestore(&bcm->irq_lock, flags);
4017 mutex_unlock(&bcm->mutex);
4020 /* hard_start_xmit() callback in struct ieee80211_device */
4021 static int bcm43xx_ieee80211_hard_start_xmit(struct ieee80211_txb *txb,
4022 struct net_device *net_dev,
4025 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
4027 unsigned long flags;
4029 spin_lock_irqsave(&bcm->irq_lock, flags);
4030 if (likely(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED))
4031 err = bcm43xx_tx(bcm, txb);
4032 spin_unlock_irqrestore(&bcm->irq_lock, flags);
4035 return NETDEV_TX_BUSY;
4036 return NETDEV_TX_OK;
4039 static void bcm43xx_net_tx_timeout(struct net_device *net_dev)
4041 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
4042 unsigned long flags;
4044 spin_lock_irqsave(&bcm->irq_lock, flags);
4045 bcm43xx_controller_restart(bcm, "TX timeout");
4046 spin_unlock_irqrestore(&bcm->irq_lock, flags);
4049 #ifdef CONFIG_NET_POLL_CONTROLLER
4050 static void bcm43xx_net_poll_controller(struct net_device *net_dev)
4052 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
4053 unsigned long flags;
4055 local_irq_save(flags);
4056 if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED)
4057 bcm43xx_interrupt_handler(bcm->irq, bcm);
4058 local_irq_restore(flags);
4060 #endif /* CONFIG_NET_POLL_CONTROLLER */
4062 static int bcm43xx_net_open(struct net_device *net_dev)
4064 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
4066 return bcm43xx_init_board(bcm);
4069 static int bcm43xx_net_stop(struct net_device *net_dev)
4071 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
4074 ieee80211softmac_stop(net_dev);
4075 err = bcm43xx_disable_interrupts_sync(bcm);
4077 bcm43xx_free_board(bcm);
4078 flush_scheduled_work();
4083 static int bcm43xx_init_private(struct bcm43xx_private *bcm,
4084 struct net_device *net_dev,
4085 struct pci_dev *pci_dev)
4087 bcm43xx_set_status(bcm, BCM43xx_STAT_UNINIT);
4088 bcm->ieee = netdev_priv(net_dev);
4089 bcm->softmac = ieee80211_priv(net_dev);
4090 bcm->softmac->set_channel = bcm43xx_ieee80211_set_chan;
4092 bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
4093 bcm->mac_suspended = 1;
4094 bcm->pci_dev = pci_dev;
4095 bcm->net_dev = net_dev;
4096 bcm->bad_frames_preempt = modparam_bad_frames_preempt;
4097 spin_lock_init(&bcm->irq_lock);
4098 spin_lock_init(&bcm->leds_lock);
4099 mutex_init(&bcm->mutex);
4100 tasklet_init(&bcm->isr_tasklet,
4101 (void (*)(unsigned long))bcm43xx_interrupt_tasklet,
4102 (unsigned long)bcm);
4103 tasklet_disable_nosync(&bcm->isr_tasklet);
4105 bcm->__using_pio = 1;
4106 bcm->rts_threshold = BCM43xx_DEFAULT_RTS_THRESHOLD;
4108 /* default to sw encryption for now */
4109 bcm->ieee->host_build_iv = 0;
4110 bcm->ieee->host_encrypt = 1;
4111 bcm->ieee->host_decrypt = 1;
4113 bcm->ieee->iw_mode = BCM43xx_INITIAL_IWMODE;
4114 bcm->ieee->tx_headroom = sizeof(struct bcm43xx_txhdr);
4115 bcm->ieee->set_security = bcm43xx_ieee80211_set_security;
4116 bcm->ieee->hard_start_xmit = bcm43xx_ieee80211_hard_start_xmit;
4121 static int __devinit bcm43xx_init_one(struct pci_dev *pdev,
4122 const struct pci_device_id *ent)
4124 struct net_device *net_dev;
4125 struct bcm43xx_private *bcm;
4128 #ifdef CONFIG_BCM947XX
4129 if ((pdev->bus->number == 0) && (pdev->device != 0x0800))
4133 #ifdef DEBUG_SINGLE_DEVICE_ONLY
4134 if (strcmp(pci_name(pdev), DEBUG_SINGLE_DEVICE_ONLY))
4138 net_dev = alloc_ieee80211softmac(sizeof(*bcm));
4141 "could not allocate ieee80211 device %s\n",
4146 /* initialize the net_device struct */
4147 SET_MODULE_OWNER(net_dev);
4148 SET_NETDEV_DEV(net_dev, &pdev->dev);
4150 net_dev->open = bcm43xx_net_open;
4151 net_dev->stop = bcm43xx_net_stop;
4152 net_dev->tx_timeout = bcm43xx_net_tx_timeout;
4153 #ifdef CONFIG_NET_POLL_CONTROLLER
4154 net_dev->poll_controller = bcm43xx_net_poll_controller;
4156 net_dev->wireless_handlers = &bcm43xx_wx_handlers_def;
4157 net_dev->irq = pdev->irq;
4158 SET_ETHTOOL_OPS(net_dev, &bcm43xx_ethtool_ops);
4160 /* initialize the bcm43xx_private struct */
4161 bcm = bcm43xx_priv(net_dev);
4162 memset(bcm, 0, sizeof(*bcm));
4163 err = bcm43xx_init_private(bcm, net_dev, pdev);
4165 goto err_free_netdev;
4167 pci_set_drvdata(pdev, net_dev);
4169 err = bcm43xx_attach_board(bcm);
4171 goto err_free_netdev;
4173 err = register_netdev(net_dev);
4175 printk(KERN_ERR PFX "Cannot register net device, "
4178 goto err_detach_board;
4181 bcm43xx_debugfs_add_device(bcm);
4188 bcm43xx_detach_board(bcm);
4190 free_ieee80211softmac(net_dev);
4194 static void __devexit bcm43xx_remove_one(struct pci_dev *pdev)
4196 struct net_device *net_dev = pci_get_drvdata(pdev);
4197 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
4199 bcm43xx_debugfs_remove_device(bcm);
4200 unregister_netdev(net_dev);
4201 bcm43xx_detach_board(bcm);
4202 free_ieee80211softmac(net_dev);
4205 /* Hard-reset the chip. Do not call this directly.
4206 * Use bcm43xx_controller_restart()
4208 static void bcm43xx_chip_reset(struct work_struct *work)
4210 struct bcm43xx_private *bcm =
4211 container_of(work, struct bcm43xx_private, restart_work);
4212 struct bcm43xx_phyinfo *phy;
4215 mutex_lock(&(bcm)->mutex);
4216 if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED) {
4217 bcm43xx_periodic_tasks_delete(bcm);
4218 phy = bcm43xx_current_phy(bcm);
4219 err = bcm43xx_select_wireless_core(bcm, phy->type);
4221 bcm43xx_periodic_tasks_setup(bcm);
4223 mutex_unlock(&(bcm)->mutex);
4225 printk(KERN_ERR PFX "Controller restart%s\n",
4226 (err == 0) ? "ed" : " failed");
4229 /* Hard-reset the chip.
4230 * This can be called from interrupt or process context.
4231 * bcm->irq_lock must be locked.
4233 void bcm43xx_controller_restart(struct bcm43xx_private *bcm, const char *reason)
4235 if (bcm43xx_status(bcm) != BCM43xx_STAT_INITIALIZED)
4237 printk(KERN_ERR PFX "Controller RESET (%s) ...\n", reason);
4238 INIT_WORK(&bcm->restart_work, bcm43xx_chip_reset);
4239 schedule_work(&bcm->restart_work);
4244 static int bcm43xx_suspend(struct pci_dev *pdev, pm_message_t state)
4246 struct net_device *net_dev = pci_get_drvdata(pdev);
4247 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
4250 dprintk(KERN_INFO PFX "Suspending...\n");
4252 netif_device_detach(net_dev);
4253 bcm->was_initialized = 0;
4254 if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED) {
4255 bcm->was_initialized = 1;
4256 ieee80211softmac_stop(net_dev);
4257 err = bcm43xx_disable_interrupts_sync(bcm);
4258 if (unlikely(err)) {
4259 dprintk(KERN_ERR PFX "Suspend failed.\n");
4262 bcm->firmware_norelease = 1;
4263 bcm43xx_free_board(bcm);
4264 bcm->firmware_norelease = 0;
4266 bcm43xx_chipset_detach(bcm);
4268 pci_save_state(pdev);
4269 pci_disable_device(pdev);
4270 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4272 dprintk(KERN_INFO PFX "Device suspended.\n");
4277 static int bcm43xx_resume(struct pci_dev *pdev)
4279 struct net_device *net_dev = pci_get_drvdata(pdev);
4280 struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
4283 dprintk(KERN_INFO PFX "Resuming...\n");
4285 pci_set_power_state(pdev, 0);
4286 err = pci_enable_device(pdev);
4288 printk(KERN_ERR PFX "Failure with pci_enable_device!\n");
4291 pci_restore_state(pdev);
4293 bcm43xx_chipset_attach(bcm);
4294 if (bcm->was_initialized)
4295 err = bcm43xx_init_board(bcm);
4297 printk(KERN_ERR PFX "Resume failed!\n");
4300 netif_device_attach(net_dev);
4302 dprintk(KERN_INFO PFX "Device resumed.\n");
4307 #endif /* CONFIG_PM */
4309 static struct pci_driver bcm43xx_pci_driver = {
4310 .name = KBUILD_MODNAME,
4311 .id_table = bcm43xx_pci_tbl,
4312 .probe = bcm43xx_init_one,
4313 .remove = __devexit_p(bcm43xx_remove_one),
4315 .suspend = bcm43xx_suspend,
4316 .resume = bcm43xx_resume,
4317 #endif /* CONFIG_PM */
4320 static int __init bcm43xx_init(void)
4322 printk(KERN_INFO KBUILD_MODNAME " driver\n");
4323 bcm43xx_debugfs_init();
4324 return pci_register_driver(&bcm43xx_pci_driver);
4327 static void __exit bcm43xx_exit(void)
4329 pci_unregister_driver(&bcm43xx_pci_driver);
4330 bcm43xx_debugfs_exit();
4333 module_init(bcm43xx_init)
4334 module_exit(bcm43xx_exit)