2 * This file contains work-arounds for x86 and x86_64 platform bugs.
9 #if defined(CONFIG_X86_IO_APIC) && defined(CONFIG_SMP) && defined(CONFIG_PCI)
11 static void __devinit quirk_intel_irqbalance(struct pci_dev *dev)
16 /* BIOS may enable hardware IRQ balancing for
17 * E7520/E7320/E7525(revision ID 0x9 and below)
19 * Disable SW irqbalance/affinity on those platforms.
21 pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
25 /* enable access to config space*/
26 pci_read_config_byte(dev, 0xf4, &config);
27 pci_write_config_byte(dev, 0xf4, config|0x2);
30 * read xTPR register. We may not have a pci_dev for device 8
31 * because it might be hidden until the above write.
33 pci_bus_read_config_word(dev->bus, PCI_DEVFN(8, 0), 0x4c, &word);
35 if (!(word & (1 << 13))) {
36 dev_info(&dev->dev, "Intel E7520/7320/7525 detected; "
37 "disabling irq balancing and affinity\n");
38 #ifdef CONFIG_IRQBALANCE
39 irqbalance_disable("");
47 /* put back the original value for config space*/
49 pci_write_config_byte(dev, 0xf4, config);
51 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH,
52 quirk_intel_irqbalance);
53 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH,
54 quirk_intel_irqbalance);
55 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH,
56 quirk_intel_irqbalance);
59 #if defined(CONFIG_HPET_TIMER)
60 unsigned long force_hpet_address;
63 NONE_FORCE_HPET_RESUME,
64 OLD_ICH_FORCE_HPET_RESUME,
65 ICH_FORCE_HPET_RESUME,
66 VT8237_FORCE_HPET_RESUME,
67 NVIDIA_FORCE_HPET_RESUME,
68 ATI_FORCE_HPET_RESUME,
69 } force_hpet_resume_type;
71 static void __iomem *rcba_base;
73 static void ich_force_hpet_resume(void)
77 if (!force_hpet_address)
80 if (rcba_base == NULL)
83 /* read the Function Disable register, dword mode only */
84 val = readl(rcba_base + 0x3404);
86 /* HPET disabled in HPTC. Trying to enable */
87 writel(val | 0x80, rcba_base + 0x3404);
90 val = readl(rcba_base + 0x3404);
94 printk(KERN_DEBUG "Force enabled HPET at resume\n");
99 static void ich_force_enable_hpet(struct pci_dev *dev)
102 u32 uninitialized_var(rcba);
105 if (hpet_address || force_hpet_address)
108 pci_read_config_dword(dev, 0xF0, &rcba);
111 dev_printk(KERN_DEBUG, &dev->dev, "RCBA disabled; "
112 "cannot force enable HPET\n");
116 /* use bits 31:14, 16 kB aligned */
117 rcba_base = ioremap_nocache(rcba, 0x4000);
118 if (rcba_base == NULL) {
119 dev_printk(KERN_DEBUG, &dev->dev, "ioremap failed; "
120 "cannot force enable HPET\n");
124 /* read the Function Disable register, dword mode only */
125 val = readl(rcba_base + 0x3404);
128 /* HPET is enabled in HPTC. Just not reported by BIOS */
130 force_hpet_address = 0xFED00000 | (val << 12);
131 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
132 "0x%lx\n", force_hpet_address);
137 /* HPET disabled in HPTC. Trying to enable */
138 writel(val | 0x80, rcba_base + 0x3404);
140 val = readl(rcba_base + 0x3404);
145 force_hpet_address = 0xFED00000 | (val << 12);
149 force_hpet_address = 0;
151 dev_printk(KERN_DEBUG, &dev->dev,
152 "Failed to force enable HPET\n");
154 force_hpet_resume_type = ICH_FORCE_HPET_RESUME;
155 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
156 "0x%lx\n", force_hpet_address);
160 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0,
161 ich_force_enable_hpet);
162 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0,
163 ich_force_enable_hpet);
164 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1,
165 ich_force_enable_hpet);
166 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0,
167 ich_force_enable_hpet);
168 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1,
169 ich_force_enable_hpet);
170 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31,
171 ich_force_enable_hpet);
172 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1,
173 ich_force_enable_hpet);
174 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7,
175 ich_force_enable_hpet);
178 static struct pci_dev *cached_dev;
180 static void hpet_print_force_info(void)
182 printk(KERN_INFO "HPET not enabled in BIOS. "
183 "You might try hpet=force boot option\n");
186 static void old_ich_force_hpet_resume(void)
189 u32 uninitialized_var(gen_cntl);
191 if (!force_hpet_address || !cached_dev)
194 pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
195 gen_cntl &= (~(0x7 << 15));
196 gen_cntl |= (0x4 << 15);
198 pci_write_config_dword(cached_dev, 0xD0, gen_cntl);
199 pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
200 val = gen_cntl >> 15;
203 printk(KERN_DEBUG "Force enabled HPET at resume\n");
208 static void old_ich_force_enable_hpet(struct pci_dev *dev)
211 u32 uninitialized_var(gen_cntl);
213 if (hpet_address || force_hpet_address)
216 pci_read_config_dword(dev, 0xD0, &gen_cntl);
218 * Bit 17 is HPET enable bit.
219 * Bit 16:15 control the HPET base address.
221 val = gen_cntl >> 15;
225 force_hpet_address = 0xFED00000 | (val << 12);
226 dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
232 * HPET is disabled. Trying enabling at FED00000 and check
235 gen_cntl &= (~(0x7 << 15));
236 gen_cntl |= (0x4 << 15);
237 pci_write_config_dword(dev, 0xD0, gen_cntl);
239 pci_read_config_dword(dev, 0xD0, &gen_cntl);
241 val = gen_cntl >> 15;
244 /* HPET is enabled in HPTC. Just not reported by BIOS */
246 force_hpet_address = 0xFED00000 | (val << 12);
247 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
248 "0x%lx\n", force_hpet_address);
250 force_hpet_resume_type = OLD_ICH_FORCE_HPET_RESUME;
254 dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
258 * Undocumented chipset features. Make sure that the user enforced
261 static void old_ich_force_enable_hpet_user(struct pci_dev *dev)
264 old_ich_force_enable_hpet(dev);
266 hpet_print_force_info();
269 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1,
270 old_ich_force_enable_hpet_user);
271 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0,
272 old_ich_force_enable_hpet_user);
273 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12,
274 old_ich_force_enable_hpet_user);
275 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
276 old_ich_force_enable_hpet_user);
277 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12,
278 old_ich_force_enable_hpet_user);
279 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0,
280 old_ich_force_enable_hpet);
281 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_12,
282 old_ich_force_enable_hpet);
285 static void vt8237_force_hpet_resume(void)
289 if (!force_hpet_address || !cached_dev)
292 val = 0xfed00000 | 0x80;
293 pci_write_config_dword(cached_dev, 0x68, val);
295 pci_read_config_dword(cached_dev, 0x68, &val);
297 printk(KERN_DEBUG "Force enabled HPET at resume\n");
302 static void vt8237_force_enable_hpet(struct pci_dev *dev)
304 u32 uninitialized_var(val);
306 if (hpet_address || force_hpet_address)
309 if (!hpet_force_user) {
310 hpet_print_force_info();
314 pci_read_config_dword(dev, 0x68, &val);
316 * Bit 7 is HPET enable bit.
317 * Bit 31:10 is HPET base address (contrary to what datasheet claims)
320 force_hpet_address = (val & ~0x3ff);
321 dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
327 * HPET is disabled. Trying enabling at FED00000 and check
330 val = 0xfed00000 | 0x80;
331 pci_write_config_dword(dev, 0x68, val);
333 pci_read_config_dword(dev, 0x68, &val);
335 force_hpet_address = (val & ~0x3ff);
336 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
337 "0x%lx\n", force_hpet_address);
339 force_hpet_resume_type = VT8237_FORCE_HPET_RESUME;
343 dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
346 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235,
347 vt8237_force_enable_hpet);
348 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
349 vt8237_force_enable_hpet);
351 static void ati_force_hpet_resume(void)
353 pci_write_config_dword(cached_dev, 0x14, 0xfed00000);
354 printk(KERN_DEBUG "Force enabled HPET at resume\n");
357 static u32 ati_ixp4x0_rev(struct pci_dev *dev)
362 pci_read_config_byte(dev, 0xac, &b);
364 pci_write_config_byte(dev, 0xac, b);
365 pci_read_config_dword(dev, 0x70, &d);
367 pci_write_config_dword(dev, 0x70, d);
368 pci_read_config_dword(dev, 0x8, &d);
370 dev_printk(KERN_DEBUG, &dev->dev, "SB4X0 revision 0x%x\n", d);
374 static void ati_force_enable_hpet(struct pci_dev *dev)
379 if (hpet_address || force_hpet_address)
382 if (!hpet_force_user) {
383 hpet_print_force_info();
387 d = ati_ixp4x0_rev(dev);
392 pci_write_config_dword(dev, 0x14, 0xfed00000);
393 pci_read_config_dword(dev, 0x14, &val);
395 /* enable interrupt */
396 outb(0x72, 0xcd6); b = inb(0xcd7);
398 outb(0x72, 0xcd6); outb(b, 0xcd7);
399 outb(0x72, 0xcd6); b = inb(0xcd7);
402 pci_read_config_dword(dev, 0x64, &d);
404 pci_write_config_dword(dev, 0x64, d);
405 pci_read_config_dword(dev, 0x64, &d);
409 force_hpet_address = val;
410 force_hpet_resume_type = ATI_FORCE_HPET_RESUME;
411 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n",
415 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS,
416 ati_force_enable_hpet);
419 * Undocumented chipset feature taken from LinuxBIOS.
421 static void nvidia_force_hpet_resume(void)
423 pci_write_config_dword(cached_dev, 0x44, 0xfed00001);
424 printk(KERN_DEBUG "Force enabled HPET at resume\n");
427 static void nvidia_force_enable_hpet(struct pci_dev *dev)
429 u32 uninitialized_var(val);
431 if (hpet_address || force_hpet_address)
434 if (!hpet_force_user) {
435 hpet_print_force_info();
439 pci_write_config_dword(dev, 0x44, 0xfed00001);
440 pci_read_config_dword(dev, 0x44, &val);
441 force_hpet_address = val & 0xfffffffe;
442 force_hpet_resume_type = NVIDIA_FORCE_HPET_RESUME;
443 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n",
450 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0050,
451 nvidia_force_enable_hpet);
452 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0051,
453 nvidia_force_enable_hpet);
456 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0260,
457 nvidia_force_enable_hpet);
458 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0360,
459 nvidia_force_enable_hpet);
460 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0361,
461 nvidia_force_enable_hpet);
462 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0362,
463 nvidia_force_enable_hpet);
464 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0363,
465 nvidia_force_enable_hpet);
466 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0364,
467 nvidia_force_enable_hpet);
468 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0365,
469 nvidia_force_enable_hpet);
470 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0366,
471 nvidia_force_enable_hpet);
472 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0367,
473 nvidia_force_enable_hpet);
475 void force_hpet_resume(void)
477 switch (force_hpet_resume_type) {
478 case ICH_FORCE_HPET_RESUME:
479 ich_force_hpet_resume();
481 case OLD_ICH_FORCE_HPET_RESUME:
482 old_ich_force_hpet_resume();
484 case VT8237_FORCE_HPET_RESUME:
485 vt8237_force_hpet_resume();
487 case NVIDIA_FORCE_HPET_RESUME:
488 nvidia_force_hpet_resume();
490 case ATI_FORCE_HPET_RESUME:
491 ati_force_hpet_resume();