1 /* cpu.c: Dinky routines to look for the kind of Sparc cpu
4 * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
7 #include <linux/config.h>
8 #include <linux/kernel.h>
9 #include <linux/init.h>
10 #include <linux/sched.h>
11 #include <linux/smp.h>
13 #include <asm/system.h>
14 #include <asm/fpumacro.h>
15 #include <asm/cpudata.h>
16 #include <asm/spitfire.h>
18 DEFINE_PER_CPU(cpuinfo_sparc, __cpu_data) = { 0 };
23 char* cpu_name; /* should be enough I hope... */
33 struct cpu_fp_info linux_sparc_fpu[] = {
34 { 0x17, 0x10, 0, "UltraSparc I integrated FPU"},
35 { 0x22, 0x10, 0, "UltraSparc I integrated FPU"},
36 { 0x17, 0x11, 0, "UltraSparc II integrated FPU"},
37 { 0x17, 0x12, 0, "UltraSparc IIi integrated FPU"},
38 { 0x17, 0x13, 0, "UltraSparc IIe integrated FPU"},
39 { 0x3e, 0x14, 0, "UltraSparc III integrated FPU"},
40 { 0x3e, 0x15, 0, "UltraSparc III+ integrated FPU"},
41 { 0x3e, 0x16, 0, "UltraSparc IIIi integrated FPU"},
42 { 0x3e, 0x18, 0, "UltraSparc IV integrated FPU"},
43 { 0x3e, 0x19, 0, "UltraSparc IV+ integrated FPU"},
44 { 0x3e, 0x22, 0, "UltraSparc IIIi+ integrated FPU"},
47 #define NSPARCFPU ARRAY_SIZE(linux_sparc_fpu)
49 struct cpu_iu_info linux_sparc_chips[] = {
50 { 0x17, 0x10, "TI UltraSparc I (SpitFire)"},
51 { 0x22, 0x10, "TI UltraSparc I (SpitFire)"},
52 { 0x17, 0x11, "TI UltraSparc II (BlackBird)"},
53 { 0x17, 0x12, "TI UltraSparc IIi (Sabre)"},
54 { 0x17, 0x13, "TI UltraSparc IIe (Hummingbird)"},
55 { 0x3e, 0x14, "TI UltraSparc III (Cheetah)"},
56 { 0x3e, 0x15, "TI UltraSparc III+ (Cheetah+)"},
57 { 0x3e, 0x16, "TI UltraSparc IIIi (Jalapeno)"},
58 { 0x3e, 0x18, "TI UltraSparc IV (Jaguar)"},
59 { 0x3e, 0x19, "TI UltraSparc IV+ (Panther)"},
60 { 0x3e, 0x22, "TI UltraSparc IIIi+ (Serrano)"},
63 #define NSPARCCHIPS ARRAY_SIZE(linux_sparc_chips)
65 char *sparc_cpu_type = "cpu-oops";
66 char *sparc_fpu_type = "fpu-oops";
68 unsigned int fsr_storage;
70 void __init cpu_probe(void)
72 unsigned long ver, fpu_vers, manuf, impl, fprs;
75 if (tlb_type == hypervisor) {
76 sparc_cpu_type = "UltraSparc T1 (Niagara)";
77 sparc_fpu_type = "UltraSparc T1 integrated FPU";
83 __asm__ __volatile__ ("rdpr %%ver, %0; stx %%fsr, [%1]"
88 manuf = ((ver >> 48) & 0xffff);
89 impl = ((ver >> 32) & 0xffff);
91 fpu_vers = ((fpu_vers >> 17) & 0x7);
94 for (i = 0; i < NSPARCCHIPS; i++) {
95 if (linux_sparc_chips[i].manuf == manuf) {
96 if (linux_sparc_chips[i].impl == impl) {
98 linux_sparc_chips[i].cpu_name;
104 if (i == NSPARCCHIPS) {
105 /* Maybe it is a cheetah+ derivative, report it as cheetah+
106 * in that case until we learn the real names.
113 printk("DEBUG: manuf[%lx] impl[%lx]\n",
116 sparc_cpu_type = "Unknown CPU";
119 for (i = 0; i < NSPARCFPU; i++) {
120 if (linux_sparc_fpu[i].manuf == manuf &&
121 linux_sparc_fpu[i].impl == impl) {
122 if (linux_sparc_fpu[i].fpu_vers == fpu_vers) {
124 linux_sparc_fpu[i].fp_name;
130 if (i == NSPARCFPU) {
131 printk("DEBUG: manuf[%lx] impl[%lx] fsr.vers[%lx]\n",
132 manuf, impl, fpu_vers);
133 sparc_fpu_type = "Unknown FPU";