1 /* pci_fire.c: Sun4u platform PCI-E controller support.
3 * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
5 #include <linux/kernel.h>
7 #include <linux/slab.h>
8 #include <linux/init.h>
10 #include <linux/irq.h>
11 #include <linux/of_device.h>
19 #define DRIVER_NAME "fire"
20 #define PFX DRIVER_NAME ": "
22 #define FIRE_IOMMU_CONTROL 0x40000UL
23 #define FIRE_IOMMU_TSBBASE 0x40008UL
24 #define FIRE_IOMMU_FLUSH 0x40100UL
25 #define FIRE_IOMMU_FLUSHINV 0x40108UL
27 static int pci_fire_pbm_iommu_init(struct pci_pbm_info *pbm)
29 struct iommu *iommu = pbm->iommu;
30 u32 vdma[2], dma_mask;
34 /* No virtual-dma property on these guys, use largest size. */
35 vdma[0] = 0xc0000000; /* base */
36 vdma[1] = 0x40000000; /* size */
37 dma_mask = 0xffffffff;
40 /* Register addresses. */
41 iommu->iommu_control = pbm->pbm_regs + FIRE_IOMMU_CONTROL;
42 iommu->iommu_tsbbase = pbm->pbm_regs + FIRE_IOMMU_TSBBASE;
43 iommu->iommu_flush = pbm->pbm_regs + FIRE_IOMMU_FLUSH;
44 iommu->iommu_flushinv = pbm->pbm_regs + FIRE_IOMMU_FLUSHINV;
46 /* We use the main control/status register of FIRE as the write
47 * completion register.
49 iommu->write_complete_reg = pbm->controller_regs + 0x410000UL;
52 * Invalidate TLB Entries.
54 upa_writeq(~(u64)0, iommu->iommu_flushinv);
56 err = iommu_table_init(iommu, tsbsize * 8 * 1024, vdma[0], dma_mask,
61 upa_writeq(__pa(iommu->page_table) | 0x7UL, iommu->iommu_tsbbase);
63 control = upa_readq(iommu->iommu_control);
64 control |= (0x00000400 /* TSB cache snoop enable */ |
65 0x00000300 /* Cache mode */ |
66 0x00000002 /* Bypass enable */ |
67 0x00000001 /* Translation enable */);
68 upa_writeq(control, iommu->iommu_control);
74 struct pci_msiq_entry {
76 #define MSIQ_WORD0_RESV 0x8000000000000000UL
77 #define MSIQ_WORD0_FMT_TYPE 0x7f00000000000000UL
78 #define MSIQ_WORD0_FMT_TYPE_SHIFT 56
79 #define MSIQ_WORD0_LEN 0x00ffc00000000000UL
80 #define MSIQ_WORD0_LEN_SHIFT 46
81 #define MSIQ_WORD0_ADDR0 0x00003fff00000000UL
82 #define MSIQ_WORD0_ADDR0_SHIFT 32
83 #define MSIQ_WORD0_RID 0x00000000ffff0000UL
84 #define MSIQ_WORD0_RID_SHIFT 16
85 #define MSIQ_WORD0_DATA0 0x000000000000ffffUL
86 #define MSIQ_WORD0_DATA0_SHIFT 0
88 #define MSIQ_TYPE_MSG 0x6
89 #define MSIQ_TYPE_MSI32 0xb
90 #define MSIQ_TYPE_MSI64 0xf
93 #define MSIQ_WORD1_ADDR1 0xffffffffffff0000UL
94 #define MSIQ_WORD1_ADDR1_SHIFT 16
95 #define MSIQ_WORD1_DATA1 0x000000000000ffffUL
96 #define MSIQ_WORD1_DATA1_SHIFT 0
101 /* All MSI registers are offset from pbm->pbm_regs */
102 #define EVENT_QUEUE_BASE_ADDR_REG 0x010000UL
103 #define EVENT_QUEUE_BASE_ADDR_ALL_ONES 0xfffc000000000000UL
105 #define EVENT_QUEUE_CONTROL_SET(EQ) (0x011000UL + (EQ) * 0x8UL)
106 #define EVENT_QUEUE_CONTROL_SET_OFLOW 0x0200000000000000UL
107 #define EVENT_QUEUE_CONTROL_SET_EN 0x0000100000000000UL
109 #define EVENT_QUEUE_CONTROL_CLEAR(EQ) (0x011200UL + (EQ) * 0x8UL)
110 #define EVENT_QUEUE_CONTROL_CLEAR_OF 0x0200000000000000UL
111 #define EVENT_QUEUE_CONTROL_CLEAR_E2I 0x0000800000000000UL
112 #define EVENT_QUEUE_CONTROL_CLEAR_DIS 0x0000100000000000UL
114 #define EVENT_QUEUE_STATE(EQ) (0x011400UL + (EQ) * 0x8UL)
115 #define EVENT_QUEUE_STATE_MASK 0x0000000000000007UL
116 #define EVENT_QUEUE_STATE_IDLE 0x0000000000000001UL
117 #define EVENT_QUEUE_STATE_ACTIVE 0x0000000000000002UL
118 #define EVENT_QUEUE_STATE_ERROR 0x0000000000000004UL
120 #define EVENT_QUEUE_TAIL(EQ) (0x011600UL + (EQ) * 0x8UL)
121 #define EVENT_QUEUE_TAIL_OFLOW 0x0200000000000000UL
122 #define EVENT_QUEUE_TAIL_VAL 0x000000000000007fUL
124 #define EVENT_QUEUE_HEAD(EQ) (0x011800UL + (EQ) * 0x8UL)
125 #define EVENT_QUEUE_HEAD_VAL 0x000000000000007fUL
127 #define MSI_MAP(MSI) (0x020000UL + (MSI) * 0x8UL)
128 #define MSI_MAP_VALID 0x8000000000000000UL
129 #define MSI_MAP_EQWR_N 0x4000000000000000UL
130 #define MSI_MAP_EQNUM 0x000000000000003fUL
132 #define MSI_CLEAR(MSI) (0x028000UL + (MSI) * 0x8UL)
133 #define MSI_CLEAR_EQWR_N 0x4000000000000000UL
135 #define IMONDO_DATA0 0x02C000UL
136 #define IMONDO_DATA0_DATA 0xffffffffffffffc0UL
138 #define IMONDO_DATA1 0x02C008UL
139 #define IMONDO_DATA1_DATA 0xffffffffffffffffUL
141 #define MSI_32BIT_ADDR 0x034000UL
142 #define MSI_32BIT_ADDR_VAL 0x00000000ffff0000UL
144 #define MSI_64BIT_ADDR 0x034008UL
145 #define MSI_64BIT_ADDR_VAL 0xffffffffffff0000UL
147 static int pci_fire_get_head(struct pci_pbm_info *pbm, unsigned long msiqid,
150 *head = upa_readq(pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid));
154 static int pci_fire_dequeue_msi(struct pci_pbm_info *pbm, unsigned long msiqid,
155 unsigned long *head, unsigned long *msi)
157 unsigned long type_fmt, type, msi_num;
158 struct pci_msiq_entry *base, *ep;
160 base = (pbm->msi_queues + ((msiqid - pbm->msiq_first) * 8192));
163 if ((ep->word0 & MSIQ_WORD0_FMT_TYPE) == 0)
166 type_fmt = ((ep->word0 & MSIQ_WORD0_FMT_TYPE) >>
167 MSIQ_WORD0_FMT_TYPE_SHIFT);
168 type = (type_fmt >> 3);
169 if (unlikely(type != MSIQ_TYPE_MSI32 &&
170 type != MSIQ_TYPE_MSI64))
173 *msi = msi_num = ((ep->word0 & MSIQ_WORD0_DATA0) >>
174 MSIQ_WORD0_DATA0_SHIFT);
176 upa_writeq(MSI_CLEAR_EQWR_N, pbm->pbm_regs + MSI_CLEAR(msi_num));
178 /* Clear the entry. */
179 ep->word0 &= ~MSIQ_WORD0_FMT_TYPE;
181 /* Go to next entry in ring. */
183 if (*head >= pbm->msiq_ent_count)
189 static int pci_fire_set_head(struct pci_pbm_info *pbm, unsigned long msiqid,
192 upa_writeq(head, pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid));
196 static int pci_fire_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid,
197 unsigned long msi, int is_msi64)
201 val = upa_readq(pbm->pbm_regs + MSI_MAP(msi));
202 val &= ~(MSI_MAP_EQNUM);
204 upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi));
206 upa_writeq(MSI_CLEAR_EQWR_N, pbm->pbm_regs + MSI_CLEAR(msi));
208 val = upa_readq(pbm->pbm_regs + MSI_MAP(msi));
209 val |= MSI_MAP_VALID;
210 upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi));
215 static int pci_fire_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi)
217 unsigned long msiqid;
220 val = upa_readq(pbm->pbm_regs + MSI_MAP(msi));
221 msiqid = (val & MSI_MAP_EQNUM);
223 val &= ~MSI_MAP_VALID;
225 upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi));
230 static int pci_fire_msiq_alloc(struct pci_pbm_info *pbm)
232 unsigned long pages, order, i;
234 order = get_order(512 * 1024);
235 pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order);
237 printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n",
241 memset((char *)pages, 0, PAGE_SIZE << order);
242 pbm->msi_queues = (void *) pages;
244 upa_writeq((EVENT_QUEUE_BASE_ADDR_ALL_ONES |
245 __pa(pbm->msi_queues)),
246 pbm->pbm_regs + EVENT_QUEUE_BASE_ADDR_REG);
248 upa_writeq(pbm->portid << 6, pbm->pbm_regs + IMONDO_DATA0);
249 upa_writeq(0, pbm->pbm_regs + IMONDO_DATA1);
251 upa_writeq(pbm->msi32_start, pbm->pbm_regs + MSI_32BIT_ADDR);
252 upa_writeq(pbm->msi64_start, pbm->pbm_regs + MSI_64BIT_ADDR);
254 for (i = 0; i < pbm->msiq_num; i++) {
255 upa_writeq(0, pbm->pbm_regs + EVENT_QUEUE_HEAD(i));
256 upa_writeq(0, pbm->pbm_regs + EVENT_QUEUE_TAIL(i));
262 static void pci_fire_msiq_free(struct pci_pbm_info *pbm)
264 unsigned long pages, order;
266 order = get_order(512 * 1024);
267 pages = (unsigned long) pbm->msi_queues;
269 free_pages(pages, order);
271 pbm->msi_queues = NULL;
274 static int pci_fire_msiq_build_irq(struct pci_pbm_info *pbm,
275 unsigned long msiqid,
276 unsigned long devino)
278 unsigned long cregs = (unsigned long) pbm->pbm_regs;
279 unsigned long imap_reg, iclr_reg, int_ctrlr;
280 unsigned int virt_irq;
284 imap_reg = cregs + (0x001000UL + (devino * 0x08UL));
285 iclr_reg = cregs + (0x001400UL + (devino * 0x08UL));
287 /* XXX iterate amongst the 4 IRQ controllers XXX */
288 int_ctrlr = (1UL << 6);
290 val = upa_readq(imap_reg);
291 val |= (1UL << 63) | int_ctrlr;
292 upa_writeq(val, imap_reg);
294 fixup = ((pbm->portid << 6) | devino) - int_ctrlr;
296 virt_irq = build_irq(fixup, iclr_reg, imap_reg);
300 upa_writeq(EVENT_QUEUE_CONTROL_SET_EN,
301 pbm->pbm_regs + EVENT_QUEUE_CONTROL_SET(msiqid));
306 static const struct sparc64_msiq_ops pci_fire_msiq_ops = {
307 .get_head = pci_fire_get_head,
308 .dequeue_msi = pci_fire_dequeue_msi,
309 .set_head = pci_fire_set_head,
310 .msi_setup = pci_fire_msi_setup,
311 .msi_teardown = pci_fire_msi_teardown,
312 .msiq_alloc = pci_fire_msiq_alloc,
313 .msiq_free = pci_fire_msiq_free,
314 .msiq_build_irq = pci_fire_msiq_build_irq,
317 static void pci_fire_msi_init(struct pci_pbm_info *pbm)
319 sparc64_pbm_msi_init(pbm, &pci_fire_msiq_ops);
321 #else /* CONFIG_PCI_MSI */
322 static void pci_fire_msi_init(struct pci_pbm_info *pbm)
325 #endif /* !(CONFIG_PCI_MSI) */
327 /* Based at pbm->controller_regs */
328 #define FIRE_PARITY_CONTROL 0x470010UL
329 #define FIRE_PARITY_ENAB 0x8000000000000000UL
330 #define FIRE_FATAL_RESET_CTL 0x471028UL
331 #define FIRE_FATAL_RESET_SPARE 0x0000000004000000UL
332 #define FIRE_FATAL_RESET_MB 0x0000000002000000UL
333 #define FIRE_FATAL_RESET_CPE 0x0000000000008000UL
334 #define FIRE_FATAL_RESET_APE 0x0000000000004000UL
335 #define FIRE_FATAL_RESET_PIO 0x0000000000000040UL
336 #define FIRE_FATAL_RESET_JW 0x0000000000000004UL
337 #define FIRE_FATAL_RESET_JI 0x0000000000000002UL
338 #define FIRE_FATAL_RESET_JR 0x0000000000000001UL
339 #define FIRE_CORE_INTR_ENABLE 0x471800UL
341 /* Based at pbm->pbm_regs */
342 #define FIRE_TLU_CTRL 0x80000UL
343 #define FIRE_TLU_CTRL_TIM 0x00000000da000000UL
344 #define FIRE_TLU_CTRL_QDET 0x0000000000000100UL
345 #define FIRE_TLU_CTRL_CFG 0x0000000000000001UL
346 #define FIRE_TLU_DEV_CTRL 0x90008UL
347 #define FIRE_TLU_LINK_CTRL 0x90020UL
348 #define FIRE_TLU_LINK_CTRL_CLK 0x0000000000000040UL
349 #define FIRE_LPU_RESET 0xe2008UL
350 #define FIRE_LPU_LLCFG 0xe2200UL
351 #define FIRE_LPU_LLCFG_VC0 0x0000000000000100UL
352 #define FIRE_LPU_FCTRL_UCTRL 0xe2240UL
353 #define FIRE_LPU_FCTRL_UCTRL_N 0x0000000000000002UL
354 #define FIRE_LPU_FCTRL_UCTRL_P 0x0000000000000001UL
355 #define FIRE_LPU_TXL_FIFOP 0xe2430UL
356 #define FIRE_LPU_LTSSM_CFG2 0xe2788UL
357 #define FIRE_LPU_LTSSM_CFG3 0xe2790UL
358 #define FIRE_LPU_LTSSM_CFG4 0xe2798UL
359 #define FIRE_LPU_LTSSM_CFG5 0xe27a0UL
360 #define FIRE_DMC_IENAB 0x31800UL
361 #define FIRE_DMC_DBG_SEL_A 0x53000UL
362 #define FIRE_DMC_DBG_SEL_B 0x53008UL
363 #define FIRE_PEC_IENAB 0x51800UL
365 static void pci_fire_hw_init(struct pci_pbm_info *pbm)
369 upa_writeq(FIRE_PARITY_ENAB,
370 pbm->controller_regs + FIRE_PARITY_CONTROL);
372 upa_writeq((FIRE_FATAL_RESET_SPARE |
373 FIRE_FATAL_RESET_MB |
374 FIRE_FATAL_RESET_CPE |
375 FIRE_FATAL_RESET_APE |
376 FIRE_FATAL_RESET_PIO |
377 FIRE_FATAL_RESET_JW |
378 FIRE_FATAL_RESET_JI |
379 FIRE_FATAL_RESET_JR),
380 pbm->controller_regs + FIRE_FATAL_RESET_CTL);
382 upa_writeq(~(u64)0, pbm->controller_regs + FIRE_CORE_INTR_ENABLE);
384 val = upa_readq(pbm->pbm_regs + FIRE_TLU_CTRL);
385 val |= (FIRE_TLU_CTRL_TIM |
388 upa_writeq(val, pbm->pbm_regs + FIRE_TLU_CTRL);
389 upa_writeq(0, pbm->pbm_regs + FIRE_TLU_DEV_CTRL);
390 upa_writeq(FIRE_TLU_LINK_CTRL_CLK,
391 pbm->pbm_regs + FIRE_TLU_LINK_CTRL);
393 upa_writeq(0, pbm->pbm_regs + FIRE_LPU_RESET);
394 upa_writeq(FIRE_LPU_LLCFG_VC0, pbm->pbm_regs + FIRE_LPU_LLCFG);
395 upa_writeq((FIRE_LPU_FCTRL_UCTRL_N | FIRE_LPU_FCTRL_UCTRL_P),
396 pbm->pbm_regs + FIRE_LPU_FCTRL_UCTRL);
397 upa_writeq(((0xffff << 16) | (0x0000 << 0)),
398 pbm->pbm_regs + FIRE_LPU_TXL_FIFOP);
399 upa_writeq(3000000, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG2);
400 upa_writeq(500000, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG3);
401 upa_writeq((2 << 16) | (140 << 8),
402 pbm->pbm_regs + FIRE_LPU_LTSSM_CFG4);
403 upa_writeq(0, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG5);
405 upa_writeq(~(u64)0, pbm->pbm_regs + FIRE_DMC_IENAB);
406 upa_writeq(0, pbm->pbm_regs + FIRE_DMC_DBG_SEL_A);
407 upa_writeq(0, pbm->pbm_regs + FIRE_DMC_DBG_SEL_B);
409 upa_writeq(~(u64)0, pbm->pbm_regs + FIRE_PEC_IENAB);
412 static int __init pci_fire_pbm_init(struct pci_pbm_info *pbm,
413 struct of_device *op, u32 portid)
415 const struct linux_prom64_registers *regs;
416 struct device_node *dp = op->node;
421 pbm->pci_ops = &sun4u_pci_ops;
422 pbm->config_space_reg_bits = 12;
424 pbm->index = pci_num_pbms++;
426 pbm->portid = portid;
428 pbm->name = dp->full_name;
430 regs = of_get_property(dp, "reg", NULL);
431 pbm->pbm_regs = regs[0].phys_addr;
432 pbm->controller_regs = regs[1].phys_addr - 0x410000UL;
434 printk("%s: SUN4U PCIE Bus Module\n", pbm->name);
436 pci_determine_mem_io_space(pbm);
438 pci_get_pbm_props(pbm);
440 pci_fire_hw_init(pbm);
442 err = pci_fire_pbm_iommu_init(pbm);
446 pci_fire_msi_init(pbm);
448 pbm->pci_bus = pci_scan_one_pbm(pbm, &op->dev);
450 /* XXX register error interrupt handlers XXX */
452 pbm->next = pci_pbm_root;
458 static int __devinit fire_probe(struct of_device *op,
459 const struct of_device_id *match)
461 struct device_node *dp = op->node;
462 struct pci_pbm_info *pbm;
467 portid = of_getintprop_default(dp, "portid", 0xff);
470 pbm = kzalloc(sizeof(*pbm), GFP_KERNEL);
472 printk(KERN_ERR PFX "Cannot allocate pci_pbminfo.\n");
476 iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL);
478 printk(KERN_ERR PFX "Cannot allocate PBM iommu.\n");
479 goto out_free_controller;
484 err = pci_fire_pbm_init(pbm, op, portid);
488 dev_set_drvdata(&op->dev, pbm);
502 static struct of_device_id __initdata fire_match[] = {
505 .compatible = "pciex108e,80f0",
510 static struct of_platform_driver fire_driver = {
512 .match_table = fire_match,
516 static int __init fire_init(void)
518 return of_register_driver(&fire_driver, &of_bus_type);
521 subsys_initcall(fire_init);