2 * MPC8360E RDK Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
5 * Copyright 2007-2008 MontaVista Software, Inc.
7 * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
20 compatible = "fsl,mpc8360rdk";
41 d-cache-line-size = <32>;
42 i-cache-line-size = <32>;
43 d-cache-size = <32768>;
44 i-cache-size = <32768>;
45 /* filled by u-boot */
46 timebase-frequency = <0>;
48 clock-frequency = <0>;
53 device_type = "memory";
54 /* filled by u-boot */
62 compatible = "fsl,mpc8360-immr", "fsl,immr", "fsl,soc",
64 ranges = <0 0xe0000000 0x200000>;
65 reg = <0xe0000000 0x200>;
66 /* filled by u-boot */
70 compatible = "mpc83xx_wdt";
78 compatible = "fsl-i2c";
81 interrupt-parent = <&ipic>;
89 compatible = "fsl-i2c";
92 interrupt-parent = <&ipic>;
96 serial0: serial@4500 {
97 device_type = "serial";
98 compatible = "ns16550";
101 interrupt-parent = <&ipic>;
102 /* filled by u-boot */
103 clock-frequency = <0>;
106 serial1: serial@4600 {
107 device_type = "serial";
108 compatible = "ns16550";
109 reg = <0x4600 0x100>;
111 interrupt-parent = <&ipic>;
112 /* filled by u-boot */
113 clock-frequency = <0>;
117 #address-cells = <1>;
119 compatible = "fsl,mpc8360-dma", "fsl,elo-dma";
121 ranges = <0 0x8100 0x1a8>;
122 interrupt-parent = <&ipic>;
126 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
128 interrupt-parent = <&ipic>;
132 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
134 interrupt-parent = <&ipic>;
138 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
140 interrupt-parent = <&ipic>;
144 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
146 interrupt-parent = <&ipic>;
152 compatible = "fsl,sec2.0";
153 reg = <0x30000 0x10000>;
154 interrupts = <11 0x8>;
155 interrupt-parent = <&ipic>;
156 fsl,num-channels = <4>;
157 fsl,channel-fifo-len = <24>;
158 fsl,exec-units-mask = <0x7e>;
159 fsl,descriptor-types-mask = <0x01010ebf>;
162 ipic: interrupt-controller@700 {
163 #address-cells = <0>;
164 #interrupt-cells = <2>;
165 compatible = "fsl,pq2pro-pic", "fsl,ipic";
166 interrupt-controller;
170 qe_pio_b: gpio-controller@1418 {
172 compatible = "fsl,mpc8360-qe-pario-bank",
173 "fsl,mpc8323-qe-pario-bank";
178 qe_pio_e: gpio-controller@1460 {
180 compatible = "fsl,mpc8360-qe-pario-bank",
181 "fsl,mpc8323-qe-pario-bank";
187 #address-cells = <1>;
190 compatible = "fsl,qe", "simple-bus";
191 ranges = <0 0x100000 0x100000>;
192 reg = <0x100000 0x480>;
193 /* filled by u-boot */
194 clock-frequency = <0>;
199 #address-cells = <1>;
201 compatible = "fsl,qe-muram", "fsl,cpm-muram";
202 ranges = <0 0x10000 0xc000>;
205 compatible = "fsl,qe-muram-data",
206 "fsl,cpm-muram-data";
212 compatible = "fsl,mpc8360-qe-gtm",
213 "fsl,qe-gtm", "fsl,gtm";
215 interrupts = <12 13 14 15>;
216 interrupt-parent = <&qeic>;
217 /* filled by u-boot */
218 clock-frequency = <0>;
223 compatible = "fsl,spi";
226 interrupt-parent = <&qeic>;
232 compatible = "fsl,spi";
235 interrupt-parent = <&qeic>;
240 device_type = "network";
241 compatible = "ucc_geth";
243 reg = <0x2000 0x200>;
245 interrupt-parent = <&qeic>;
246 rx-clock-name = "none";
247 tx-clock-name = "clk9";
248 phy-handle = <&phy2>;
249 phy-connection-type = "rgmii-rxid";
250 /* filled by u-boot */
251 local-mac-address = [ 00 00 00 00 00 00 ];
255 device_type = "network";
256 compatible = "ucc_geth";
258 reg = <0x3000 0x200>;
260 interrupt-parent = <&qeic>;
261 rx-clock-name = "none";
262 tx-clock-name = "clk4";
263 phy-handle = <&phy4>;
264 phy-connection-type = "rgmii-rxid";
265 /* filled by u-boot */
266 local-mac-address = [ 00 00 00 00 00 00 ];
270 device_type = "network";
271 compatible = "ucc_geth";
273 reg = <0x2600 0x200>;
275 interrupt-parent = <&qeic>;
276 rx-clock-name = "clk20";
277 tx-clock-name = "clk19";
278 phy-handle = <&phy1>;
279 phy-connection-type = "mii";
280 /* filled by u-boot */
281 local-mac-address = [ 00 00 00 00 00 00 ];
285 device_type = "network";
286 compatible = "ucc_geth";
288 reg = <0x3200 0x200>;
290 interrupt-parent = <&qeic>;
291 rx-clock-name = "clk8";
292 tx-clock-name = "clk7";
293 phy-handle = <&phy3>;
294 phy-connection-type = "mii";
295 /* filled by u-boot */
296 local-mac-address = [ 00 00 00 00 00 00 ];
300 #address-cells = <1>;
302 compatible = "fsl,ucc-mdio";
305 phy1: ethernet-phy@1 {
306 device_type = "ethernet-phy";
307 compatible = "national,DP83848VV";
311 phy2: ethernet-phy@2 {
312 device_type = "ethernet-phy";
313 compatible = "broadcom,BCM5481UA2KMLG";
317 phy3: ethernet-phy@3 {
318 device_type = "ethernet-phy";
319 compatible = "national,DP83848VV";
323 phy4: ethernet-phy@4 {
324 device_type = "ethernet-phy";
325 compatible = "broadcom,BCM5481UA2KMLG";
331 device_type = "serial";
332 compatible = "ucc_uart";
333 reg = <0x2400 0x200>;
336 rx-clock-name = "brg7";
337 tx-clock-name = "brg8";
339 interrupt-parent = <&qeic>;
344 device_type = "serial";
345 compatible = "ucc_uart";
346 reg = <0x3400 0x200>;
349 rx-clock-name = "brg13";
350 tx-clock-name = "brg14";
352 interrupt-parent = <&qeic>;
356 qeic: interrupt-controller@80 {
357 #address-cells = <0>;
358 #interrupt-cells = <1>;
359 compatible = "fsl,qe-ic";
360 interrupt-controller;
363 interrupts = <32 8 33 8>;
364 interrupt-parent = <&ipic>;
370 #address-cells = <2>;
372 compatible = "fsl,mpc8360-localbus", "fsl,pq2pro-localbus",
374 reg = <0xe0005000 0xd8>;
375 ranges = <0 0 0xff800000 0x0800000
376 1 0 0x60000000 0x0001000
377 2 0 0x70000000 0x4000000>;
380 compatible = "intel,PC28F640P30T85", "cfi-flash";
381 reg = <0 0 0x800000>;
387 device_type = "display";
388 compatible = "fujitsu,MB86277", "fujitsu,mint";
389 reg = <2 0 0x4000000>;
392 /* filled by u-boot */
398 /* linux,opened; - added by uboot */
403 #address-cells = <3>;
405 #interrupt-cells = <1>;
407 compatible = "fsl,mpc8360-pci", "fsl,mpc8349-pci";
408 reg = <0xe0008500 0x100>;
409 ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
410 0x42000000 0 0x80000000 0x80000000 0 0x10000000
411 0x01000000 0 0xe0300000 0xe0300000 0 0x00100000>;
413 interrupt-parent = <&ipic>;
414 interrupt-map-mask = <0xf800 0 0 7>;
415 interrupt-map = </* miniPCI0 IDSEL 0x14 AD20 */
416 0xa000 0 0 1 &ipic 18 8
417 0xa000 0 0 2 &ipic 19 8
419 /* PCI1 IDSEL 0x15 AD21 */
420 0xa800 0 0 1 &ipic 19 8
421 0xa800 0 0 2 &ipic 20 8
422 0xa800 0 0 3 &ipic 21 8
423 0xa800 0 0 4 &ipic 18 8>;
424 /* filled by u-boot */
426 clock-frequency = <0>;