2 * MPC8568E MDS Device Tree Source
4 * Copyright 2007, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "MPC8568EMDS";
16 compatible = "MPC8568EMDS", "MPC85xxMDS";
38 d-cache-line-size = <32>; // 32 bytes
39 i-cache-line-size = <32>; // 32 bytes
40 d-cache-size = <0x8000>; // L1, 32K
41 i-cache-size = <0x8000>; // L1, 32K
42 timebase-frequency = <0>;
44 clock-frequency = <0>;
45 next-level-cache = <&L2>;
50 device_type = "memory";
51 reg = <0x0 0x10000000>;
55 device_type = "board-control";
56 reg = <0xf8000000 0x8000>;
63 compatible = "simple-bus";
64 ranges = <0x0 0xe0000000 0x100000>;
65 reg = <0xe0000000 0x1000>;
68 memory-controller@2000 {
69 compatible = "fsl,8568-memory-controller";
70 reg = <0x2000 0x1000>;
71 interrupt-parent = <&mpic>;
75 L2: l2-cache-controller@20000 {
76 compatible = "fsl,8568-l2-cache-controller";
77 reg = <0x20000 0x1000>;
78 cache-line-size = <32>; // 32 bytes
79 cache-size = <0x80000>; // L2, 512K
80 interrupt-parent = <&mpic>;
88 compatible = "fsl-i2c";
91 interrupt-parent = <&mpic>;
95 compatible = "dallas,ds1374";
101 #address-cells = <1>;
104 compatible = "fsl-i2c";
105 reg = <0x3100 0x100>;
107 interrupt-parent = <&mpic>;
112 #address-cells = <1>;
114 compatible = "fsl,mpc8568-dma", "fsl,eloplus-dma";
116 ranges = <0x0 0x21100 0x200>;
119 compatible = "fsl,mpc8568-dma-channel",
120 "fsl,eloplus-dma-channel";
123 interrupt-parent = <&mpic>;
127 compatible = "fsl,mpc8568-dma-channel",
128 "fsl,eloplus-dma-channel";
131 interrupt-parent = <&mpic>;
135 compatible = "fsl,mpc8568-dma-channel",
136 "fsl,eloplus-dma-channel";
139 interrupt-parent = <&mpic>;
143 compatible = "fsl,mpc8568-dma-channel",
144 "fsl,eloplus-dma-channel";
147 interrupt-parent = <&mpic>;
153 #address-cells = <1>;
155 compatible = "fsl,gianfar-mdio";
156 reg = <0x24520 0x20>;
158 phy0: ethernet-phy@7 {
159 interrupt-parent = <&mpic>;
162 device_type = "ethernet-phy";
164 phy1: ethernet-phy@1 {
165 interrupt-parent = <&mpic>;
168 device_type = "ethernet-phy";
170 phy2: ethernet-phy@2 {
171 interrupt-parent = <&mpic>;
174 device_type = "ethernet-phy";
176 phy3: ethernet-phy@3 {
177 interrupt-parent = <&mpic>;
180 device_type = "ethernet-phy";
184 enet0: ethernet@24000 {
186 device_type = "network";
188 compatible = "gianfar";
189 reg = <0x24000 0x1000>;
190 local-mac-address = [ 00 00 00 00 00 00 ];
191 interrupts = <29 2 30 2 34 2>;
192 interrupt-parent = <&mpic>;
193 phy-handle = <&phy2>;
196 enet1: ethernet@25000 {
198 device_type = "network";
200 compatible = "gianfar";
201 reg = <0x25000 0x1000>;
202 local-mac-address = [ 00 00 00 00 00 00 ];
203 interrupts = <35 2 36 2 40 2>;
204 interrupt-parent = <&mpic>;
205 phy-handle = <&phy3>;
208 serial0: serial@4500 {
210 device_type = "serial";
211 compatible = "ns16550";
212 reg = <0x4500 0x100>;
213 clock-frequency = <0>;
215 interrupt-parent = <&mpic>;
218 global-utilities@e0000 { //global utilities block
219 compatible = "fsl,mpc8548-guts";
220 reg = <0xe0000 0x1000>;
224 serial1: serial@4600 {
226 device_type = "serial";
227 compatible = "ns16550";
228 reg = <0x4600 0x100>;
229 clock-frequency = <0>;
231 interrupt-parent = <&mpic>;
235 compatible = "fsl,sec2.1", "fsl,sec2.0";
236 reg = <0x30000 0x10000>;
238 interrupt-parent = <&mpic>;
239 fsl,num-channels = <4>;
240 fsl,channel-fifo-len = <24>;
241 fsl,exec-units-mask = <0xfe>;
242 fsl,descriptor-types-mask = <0x12b0ebf>;
246 interrupt-controller;
247 #address-cells = <0>;
248 #interrupt-cells = <2>;
249 reg = <0x40000 0x40000>;
250 compatible = "chrp,open-pic";
251 device_type = "open-pic";
255 reg = <0xe0100 0x100>;
256 device_type = "par_io";
261 /* port pin dir open_drain assignment has_irq */
262 0x4 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
263 0x4 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
264 0x4 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
265 0x4 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
266 0x4 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
267 0x4 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
268 0x4 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
269 0x4 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
270 0x4 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
271 0x4 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
272 0x4 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
273 0x4 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
274 0x4 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
275 0x4 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
276 0x4 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
277 0x4 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
278 0x4 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
279 0x4 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
280 0x4 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
281 0x4 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
282 0x4 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
283 0x4 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
284 0x1 0x1f 0x2 0x0 0x3 0x0>; /* GTX125 */
289 /* port pin dir open_drain assignment has_irq */
290 0x5 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
291 0x5 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
292 0x5 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
293 0x5 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
294 0x5 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
295 0x5 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
296 0x5 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
297 0x5 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
298 0x5 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
299 0x5 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
300 0x5 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
301 0x5 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
302 0x5 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
303 0x5 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
304 0x5 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
305 0x5 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
306 0x5 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
307 0x5 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
308 0x5 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
309 0x5 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
310 0x5 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
311 0x5 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
312 0x1 0x1f 0x2 0x0 0x3 0x0 /* GTX125 */
313 0x4 0x6 0x3 0x0 0x2 0x0 /* MDIO */
314 0x4 0x5 0x1 0x0 0x2 0x0>; /* MDC */
320 #address-cells = <1>;
323 compatible = "fsl,qe";
324 ranges = <0x0 0xe0080000 0x40000>;
325 reg = <0xe0080000 0x480>;
327 bus-frequency = <396000000>;
330 #address-cells = <1>;
332 compatible = "fsl,qe-muram", "fsl,cpm-muram";
333 ranges = <0x0 0x10000 0x10000>;
336 compatible = "fsl,qe-muram-data",
337 "fsl,cpm-muram-data";
344 compatible = "fsl,spi";
347 interrupt-parent = <&qeic>;
353 compatible = "fsl,spi";
356 interrupt-parent = <&qeic>;
361 device_type = "network";
362 compatible = "ucc_geth";
364 reg = <0x2000 0x200>;
366 interrupt-parent = <&qeic>;
367 local-mac-address = [ 00 00 00 00 00 00 ];
368 rx-clock-name = "none";
369 tx-clock-name = "clk16";
370 pio-handle = <&pio1>;
371 phy-handle = <&phy0>;
372 phy-connection-type = "rgmii-id";
376 device_type = "network";
377 compatible = "ucc_geth";
379 reg = <0x3000 0x200>;
381 interrupt-parent = <&qeic>;
382 local-mac-address = [ 00 00 00 00 00 00 ];
383 rx-clock-name = "none";
384 tx-clock-name = "clk16";
385 pio-handle = <&pio2>;
386 phy-handle = <&phy1>;
387 phy-connection-type = "rgmii-id";
391 #address-cells = <1>;
394 compatible = "fsl,ucc-mdio";
396 /* These are the same PHYs as on
397 * gianfar's MDIO bus */
398 qe_phy0: ethernet-phy@07 {
399 interrupt-parent = <&mpic>;
402 device_type = "ethernet-phy";
404 qe_phy1: ethernet-phy@01 {
405 interrupt-parent = <&mpic>;
408 device_type = "ethernet-phy";
410 qe_phy2: ethernet-phy@02 {
411 interrupt-parent = <&mpic>;
414 device_type = "ethernet-phy";
416 qe_phy3: ethernet-phy@03 {
417 interrupt-parent = <&mpic>;
420 device_type = "ethernet-phy";
424 qeic: interrupt-controller@80 {
425 interrupt-controller;
426 compatible = "fsl,qe-ic";
427 #address-cells = <0>;
428 #interrupt-cells = <1>;
431 interrupts = <46 2 46 2>; //high:30 low:30
432 interrupt-parent = <&mpic>;
439 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
441 /* IDSEL 0x12 AD18 */
442 0x9000 0x0 0x0 0x1 &mpic 0x5 0x1
443 0x9000 0x0 0x0 0x2 &mpic 0x6 0x1
444 0x9000 0x0 0x0 0x3 &mpic 0x7 0x1
445 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
447 /* IDSEL 0x13 AD19 */
448 0x9800 0x0 0x0 0x1 &mpic 0x6 0x1
449 0x9800 0x0 0x0 0x2 &mpic 0x7 0x1
450 0x9800 0x0 0x0 0x3 &mpic 0x4 0x1
451 0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>;
453 interrupt-parent = <&mpic>;
456 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
457 0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
458 clock-frequency = <66666666>;
459 #interrupt-cells = <1>;
461 #address-cells = <3>;
462 reg = <0xe0008000 0x1000>;
463 compatible = "fsl,mpc8540-pci";
468 pci1: pcie@e000a000 {
470 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
473 /* IDSEL 0x0 (PEX) */
474 00000 0x0 0x0 0x1 &mpic 0x0 0x1
475 00000 0x0 0x0 0x2 &mpic 0x1 0x1
476 00000 0x0 0x0 0x3 &mpic 0x2 0x1
477 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
479 interrupt-parent = <&mpic>;
482 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
483 0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
484 clock-frequency = <33333333>;
485 #interrupt-cells = <1>;
487 #address-cells = <3>;
488 reg = <0xe000a000 0x1000>;
489 compatible = "fsl,mpc8548-pcie";
492 reg = <0x0 0x0 0x0 0x0 0x0>;
494 #address-cells = <3>;
496 ranges = <0x2000000 0x0 0xa0000000
497 0x2000000 0x0 0xa0000000