1 #ifndef _IPATH_KERNEL_H
2 #define _IPATH_KERNEL_H
4 * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
5 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
37 * This header file is the base header file for infinipath kernel code
38 * ipath_user.h serves a similar purpose for user code.
41 #include <linux/interrupt.h>
42 #include <linux/pci.h>
43 #include <linux/dma-mapping.h>
44 #include <linux/mutex.h>
46 #include <rdma/ib_verbs.h>
48 #include "ipath_common.h"
49 #include "ipath_debug.h"
50 #include "ipath_registers.h"
52 /* only s/w major version of InfiniPath we can handle */
53 #define IPATH_CHIP_VERS_MAJ 2U
55 /* don't care about this except printing */
56 #define IPATH_CHIP_VERS_MIN 0U
58 /* temporary, maybe always */
59 extern struct infinipath_stats ipath_stats;
61 #define IPATH_CHIP_SWVERSION IPATH_CHIP_VERS_MAJ
63 * First-cut critierion for "device is active" is
64 * two thousand dwords combined Tx, Rx traffic per
65 * 5-second interval. SMA packets are 64 dwords,
66 * and occur "a few per second", presumably each way.
68 #define IPATH_TRAFFIC_ACTIVE_THRESHOLD (2000)
70 * Struct used to indicate which errors are logged in each of the
71 * error-counters that are logged to EEPROM. A counter is incremented
72 * _once_ (saturating at 255) for each event with any bits set in
73 * the error or hwerror register masks below.
75 #define IPATH_EEP_LOG_CNT (4)
76 struct ipath_eep_log_mask {
81 struct ipath_portdata {
82 void **port_rcvegrbuf;
83 dma_addr_t *port_rcvegrbuf_phys;
84 /* rcvhdrq base, needs mmap before useful */
86 /* kernel virtual address where hdrqtail is updated */
87 void *port_rcvhdrtail_kvaddr;
89 * temp buffer for expected send setup, allocated at open, instead
92 void *port_tid_pg_list;
93 /* when waiting for rcv or pioavail */
94 wait_queue_head_t port_wait;
96 * rcvegr bufs base, physical, must fit
97 * in 44 bits so 32 bit programs mmap64 44 bit works)
99 dma_addr_t port_rcvegr_phys;
100 /* mmap of hdrq, must fit in 44 bits */
101 dma_addr_t port_rcvhdrq_phys;
102 dma_addr_t port_rcvhdrqtailaddr_phys;
104 * number of opens (including slave subports) on this instance
105 * (ignoring forks, dup, etc. for now)
109 * how much space to leave at start of eager TID entries for
110 * protocol use, on each TID
112 /* instead of calculating it */
114 /* non-zero if port is being shared. */
115 u16 port_subport_cnt;
116 /* non-zero if port is being shared. */
118 /* chip offset of PIO buffers for this port */
120 /* how many alloc_pages() chunks in port_rcvegrbuf_pages */
121 u32 port_rcvegrbuf_chunks;
122 /* how many egrbufs per chunk */
123 u32 port_rcvegrbufs_perchunk;
124 /* order for port_rcvegrbuf_pages */
125 size_t port_rcvegrbuf_size;
126 /* rcvhdrq size (for freeing) */
127 size_t port_rcvhdrq_size;
128 /* next expected TID to check when looking for free */
130 /* next expected TID to check */
131 unsigned long port_flag;
133 unsigned long int_flag;
134 /* WAIT_RCV that timed out, no interrupt */
136 /* WAIT_PIO that timed out, no interrupt */
138 /* WAIT_RCV already happened, no wait */
140 /* WAIT_PIO already happened, no wait */
142 /* total number of rcvhdrqfull errors */
145 * Used to suppress multiple instances of same
146 * port staying stuck at same point.
148 u32 port_lastrcvhdrqtail;
149 /* saved total number of rcvhdrqfull errors for poll edge trigger */
150 u32 port_hdrqfull_poll;
151 /* total number of polled urgent packets */
153 /* saved total number of polled urgent packets for poll edge trigger */
154 u32 port_urgent_poll;
155 /* pid of process using this port */
157 pid_t port_subpid[INFINIPATH_MAX_SUBPORT];
158 /* same size as task_struct .comm[] */
160 /* pkeys set by this use of this port */
162 /* so file ops can get at unit */
163 struct ipath_devdata *port_dd;
164 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
165 void *subport_uregbase;
166 /* An array of pages for the eager receive buffers * N */
167 void *subport_rcvegrbuf;
168 /* An array of pages for the eager header queue entries * N */
169 void *subport_rcvhdr_base;
170 /* The version of the library which opened this port */
172 /* Bitmask of active slaves */
174 /* Type of packets or conditions we want to poll for */
176 /* port rcvhdrq head offset */
178 /* receive packet sequence counter */
185 * control information for layered drivers
187 struct _ipath_layer {
191 struct ipath_skbinfo {
196 /* max dwords in small buffer packet */
197 #define IPATH_SMALLBUF_DWORDS (dd->ipath_piosize2k >> 2)
200 * Possible IB config parameters for ipath_f_get/set_ib_cfg()
202 #define IPATH_IB_CFG_LIDLMC 0 /* Get/set LID (LS16b) and Mask (MS16b) */
203 #define IPATH_IB_CFG_HRTBT 1 /* Get/set Heartbeat off/enable/auto */
204 #define IPATH_IB_HRTBT_ON 3 /* Heartbeat enabled, sent every 100msec */
205 #define IPATH_IB_HRTBT_OFF 0 /* Heartbeat off */
206 #define IPATH_IB_CFG_LWID_ENB 2 /* Get/set allowed Link-width */
207 #define IPATH_IB_CFG_LWID 3 /* Get currently active Link-width */
208 #define IPATH_IB_CFG_SPD_ENB 4 /* Get/set allowed Link speeds */
209 #define IPATH_IB_CFG_SPD 5 /* Get current Link spd */
210 #define IPATH_IB_CFG_RXPOL_ENB 6 /* Get/set Auto-RX-polarity enable */
211 #define IPATH_IB_CFG_LREV_ENB 7 /* Get/set Auto-Lane-reversal enable */
212 #define IPATH_IB_CFG_LINKLATENCY 8 /* Get Auto-Lane-reversal enable */
215 struct ipath_devdata {
216 struct list_head ipath_list;
218 struct ipath_kregs const *ipath_kregs;
219 struct ipath_cregs const *ipath_cregs;
221 /* mem-mapped pointer to base of chip regs */
222 u64 __iomem *ipath_kregbase;
223 /* end of mem-mapped chip space; range checking */
224 u64 __iomem *ipath_kregend;
225 /* physical address of chip for io_remap, etc. */
226 unsigned long ipath_physaddr;
227 /* base of memory alloced for ipath_kregbase, for free */
228 u64 *ipath_kregalloc;
229 /* ipath_cfgports pointers */
230 struct ipath_portdata **ipath_pd;
231 /* sk_buffs used by port 0 eager receive queue */
232 struct ipath_skbinfo *ipath_port0_skbinfo;
233 /* kvirt address of 1st 2k pio buffer */
234 void __iomem *ipath_pio2kbase;
235 /* kvirt address of 1st 4k pio buffer */
236 void __iomem *ipath_pio4kbase;
238 * points to area where PIOavail registers will be DMA'ed.
239 * Has to be on a page of it's own, because the page will be
240 * mapped into user program space. This copy is *ONLY* ever
241 * written by DMA, not by the driver! Need a copy per device
242 * when we get to multiple devices
244 volatile __le64 *ipath_pioavailregs_dma;
245 /* physical address where updates occur */
246 dma_addr_t ipath_pioavailregs_phys;
247 struct _ipath_layer ipath_layer;
249 int (*ipath_f_intrsetup)(struct ipath_devdata *);
250 /* fallback to alternate interrupt type if possible */
251 int (*ipath_f_intr_fallback)(struct ipath_devdata *);
252 /* setup on-chip bus config */
253 int (*ipath_f_bus)(struct ipath_devdata *, struct pci_dev *);
254 /* hard reset chip */
255 int (*ipath_f_reset)(struct ipath_devdata *);
256 int (*ipath_f_get_boardname)(struct ipath_devdata *, char *,
258 void (*ipath_f_init_hwerrors)(struct ipath_devdata *);
259 void (*ipath_f_handle_hwerrors)(struct ipath_devdata *, char *,
261 void (*ipath_f_quiet_serdes)(struct ipath_devdata *);
262 int (*ipath_f_bringup_serdes)(struct ipath_devdata *);
263 int (*ipath_f_early_init)(struct ipath_devdata *);
264 void (*ipath_f_clear_tids)(struct ipath_devdata *, unsigned);
265 void (*ipath_f_put_tid)(struct ipath_devdata *, u64 __iomem*,
267 void (*ipath_f_tidtemplate)(struct ipath_devdata *);
268 void (*ipath_f_cleanup)(struct ipath_devdata *);
269 void (*ipath_f_setextled)(struct ipath_devdata *, u64, u64);
270 /* fill out chip-specific fields */
271 int (*ipath_f_get_base_info)(struct ipath_portdata *, void *);
273 void (*ipath_f_free_irq)(struct ipath_devdata *);
274 struct ipath_message_header *(*ipath_f_get_msgheader)
275 (struct ipath_devdata *, __le32 *);
276 void (*ipath_f_config_ports)(struct ipath_devdata *, ushort);
277 int (*ipath_f_get_ib_cfg)(struct ipath_devdata *, int);
278 int (*ipath_f_set_ib_cfg)(struct ipath_devdata *, int, u32);
279 void (*ipath_f_config_jint)(struct ipath_devdata *, u16 , u16);
280 void (*ipath_f_read_counters)(struct ipath_devdata *,
281 struct infinipath_counters *);
282 void (*ipath_f_xgxs_reset)(struct ipath_devdata *);
283 /* per chip actions needed for IB Link up/down changes */
284 int (*ipath_f_ib_updown)(struct ipath_devdata *, int, u64);
286 unsigned ipath_lastegr_idx;
287 struct ipath_ibdev *verbs_dev;
288 struct timer_list verbs_timer;
289 /* total dwords sent (summed from counter) */
291 /* total dwords rcvd (summed from counter) */
293 /* total packets sent (summed from counter) */
295 /* total packets rcvd (summed from counter) */
297 /* ipath_statusp initially points to this. */
299 /* GUID for this interface, in network order */
302 * aggregrate of error bits reported since last cleared, for
303 * limiting of error reporting
305 ipath_err_t ipath_lasterror;
307 * aggregrate of error bits reported since last cleared, for
308 * limiting of hwerror reporting
310 ipath_err_t ipath_lasthwerror;
311 /* errors masked because they occur too fast */
312 ipath_err_t ipath_maskederrs;
313 u64 ipath_lastlinkrecov; /* link recoveries at last ACTIVE */
314 /* time in jiffies at which to re-enable maskederrs */
315 unsigned long ipath_unmasktime;
316 /* count of egrfull errors, combined for all ports */
317 u64 ipath_last_tidfull;
318 /* for ipath_qcheck() */
319 u64 ipath_lastport0rcv_cnt;
320 /* template for writing TIDs */
321 u64 ipath_tidtemplate;
322 /* value to write to free TIDs */
323 u64 ipath_tidinvalid;
324 /* IBA6120 rcv interrupt setup */
325 u64 ipath_rhdrhead_intr_off;
327 /* size of memory at ipath_kregbase */
329 /* number of registers used for pioavail */
331 /* IPATH_POLL, etc. */
333 /* ipath_flags driver is waiting for */
334 u32 ipath_state_wanted;
335 /* last buffer for user use, first buf for kernel use is this
337 u32 ipath_lastport_piobuf;
338 /* is a stats timer active */
339 u32 ipath_stats_timer_active;
340 /* number of interrupts for this device -- saturates... */
341 u32 ipath_int_counter;
342 /* dwords sent read from counter */
344 /* dwords received read from counter */
346 /* sent packets read from counter */
348 /* received packets read from counter */
350 /* pio bufs allocated per port */
352 u32 ipath_pioupd_thresh; /* update threshold, some chips */
354 * number of ports configured as max; zero is set to number chip
355 * supports, less gives more pio bufs/port, etc.
358 /* count of port 0 hdrqfull errors */
359 u32 ipath_p0_hdrqfull;
360 /* port 0 number of receive eager buffers */
361 u32 ipath_p0_rcvegrcnt;
364 * index of last piobuffer we used. Speeds up searching, by
365 * starting at this point. Doesn't matter if multiple cpu's use and
366 * update, last updater is only write that matters. Whenever it
367 * wraps, we update shadow copies. Need a copy per device when we
368 * get to multiple devices
370 u32 ipath_lastpioindex;
371 u32 ipath_lastpioindexl;
372 /* max length of freezemsg */
375 * consecutive times we wanted a PIO buffer but were unable to
378 u32 ipath_consec_nopiobuf;
380 * hint that we should update ipath_pioavailshadow before
381 * looking for a PIO buffer
383 u32 ipath_upd_pio_shadow;
384 /* so we can rewrite it after a chip reset */
386 /* so we can rewrite it after a chip reset */
389 /* interrupt number */
391 /* HT/PCI Vendor ID (here for NodeInfo) */
393 /* HT/PCI Device ID (here for NodeInfo) */
395 /* offset in HT config space of slave/primary interface block */
396 u8 ipath_ht_slave_off;
397 /* for write combining settings */
398 unsigned long ipath_wc_cookie;
399 unsigned long ipath_wc_base;
400 unsigned long ipath_wc_len;
401 /* ref count for each pkey */
402 atomic_t ipath_pkeyrefs[4];
403 /* shadow copy of struct page *'s for exp tid pages */
404 struct page **ipath_pageshadow;
405 /* shadow copy of dma handles for exp tid pages */
406 dma_addr_t *ipath_physshadow;
407 u64 __iomem *ipath_egrtidbase;
408 /* lock to workaround chip bug 9437 and others */
409 spinlock_t ipath_kernel_tid_lock;
410 spinlock_t ipath_tid_lock;
411 spinlock_t ipath_sendctrl_lock;
415 * this address is mapped readonly into user processes so they can
416 * get status cheaply, whenever they want.
419 /* freeze msg if hw error put chip in freeze */
420 char *ipath_freezemsg;
421 /* pci access data structure */
422 struct pci_dev *pcidev;
423 struct cdev *user_cdev;
424 struct cdev *diag_cdev;
425 struct class_device *user_class_dev;
426 struct class_device *diag_class_dev;
427 /* timer used to prevent stats overflow, error throttling, etc. */
428 struct timer_list ipath_stats_timer;
429 /* timer to verify interrupts work, and fallback if possible */
430 struct timer_list ipath_intrchk_timer;
431 void *ipath_dummy_hdrq; /* used after port close */
432 dma_addr_t ipath_dummy_hdrq_phys;
434 unsigned long ipath_ureg_align; /* user register alignment */
436 /* HoL blocking / user app forward-progress state */
437 unsigned ipath_hol_state;
438 unsigned ipath_hol_next;
439 struct timer_list ipath_hol_timer;
442 * Shadow copies of registers; size indicates read access size.
443 * Most of them are readonly, but some are write-only register,
444 * where we manipulate the bits in the shadow copy, and then write
445 * the shadow copy to infinipath.
447 * We deliberately make most of these 32 bits, since they have
448 * restricted range. For any that we read, we won't to generate 32
449 * bit accesses, since Opteron will generate 2 separate 32 bit HT
450 * transactions for a 64 bit read, and we want to avoid unnecessary
454 /* This is the 64 bit group */
457 * shadow of pioavail, check to be sure it's large enough at
460 unsigned long ipath_pioavailshadow[8];
461 /* bitmap of send buffers available for the kernel to use with PIO. */
462 unsigned long ipath_pioavailkernel[8];
463 /* shadow of kr_gpio_out, for rmw ops */
465 /* shadow the gpio mask register */
467 /* shadow the gpio output enable, etc... */
469 /* kr_revision shadow */
472 * shadow of ibcctrl, for interrupt handling of link changes,
477 * last ibcstatus, to suppress "duplicate" status change messages,
480 u64 ipath_lastibcstat;
481 /* hwerrmask shadow */
482 ipath_err_t ipath_hwerrmask;
483 ipath_err_t ipath_errormask; /* errormask shadow */
484 /* interrupt config reg shadow */
486 /* kr_sendpiobufbase value */
487 u64 ipath_piobufbase;
489 /* these are the "32 bit" regs */
492 * number of GUIDs in the flash for this interface; may need some
493 * rethinking for setting on other ifaces
497 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
498 * all expect bit fields to be "unsigned long"
500 /* shadow kr_rcvctrl */
501 unsigned long ipath_rcvctrl;
502 /* shadow kr_sendctrl */
503 unsigned long ipath_sendctrl;
504 unsigned long ipath_lastcancel; /* to not count armlaunch after cancel */
506 /* value we put in kr_rcvhdrcnt */
508 /* value we put in kr_rcvhdrsize */
509 u32 ipath_rcvhdrsize;
510 /* value we put in kr_rcvhdrentsize */
511 u32 ipath_rcvhdrentsize;
512 /* offset of last entry in rcvhdrq */
514 /* kr_portcnt value */
516 /* kr_pagealign value */
518 /* number of "2KB" PIO buffers */
520 /* size in bytes of "2KB" PIO buffers */
522 /* number of "4KB" PIO buffers */
524 /* size in bytes of "4KB" PIO buffers */
526 /* kr_rcvegrbase value */
527 u32 ipath_rcvegrbase;
528 /* kr_rcvegrcnt value */
530 /* kr_rcvtidbase value */
531 u32 ipath_rcvtidbase;
532 /* kr_rcvtidcnt value */
538 /* kr_counterregbase */
540 /* shadow the control register contents */
542 /* PCI revision register (HTC rev on FPGA) */
545 /* chip address space used by 4k pio buffers */
547 /* The MTU programmed for this unit */
550 * The max size IB packet, included IB headers that we can send.
551 * Starts same as ipath_piosize, but is affected when ibmtu is
552 * changed, or by size of eager buffers
556 * ibmaxlen at init time, limited by chip and by receive buffer
557 * size. Not changed after init.
559 u32 ipath_init_ibmaxlen;
560 /* size of each rcvegrbuffer */
561 u32 ipath_rcvegrbufsize;
562 /* localbus width (1, 2,4,8,16,32) from config space */
563 u32 ipath_lbus_width;
564 /* localbus speed (HT: 200,400,800,1000; PCIe 2500) */
565 u32 ipath_lbus_speed;
567 * number of sequential ibcstatus change for polling active/quiet
568 * (i.e., link not coming up).
571 /* low and high portions of MSI capability/vector */
573 /* saved after PCIe init for restore after reset */
575 /* MSI data (vector) saved for restore */
577 /* MLID programmed for this instance */
579 /* LID programmed for this instance */
581 /* list of pkeys programmed; 0 if not set */
584 * ASCII serial number, from flash, large enough for original
585 * all digit strings, and longer QLogic serial number format
588 /* human readable board version */
589 u8 ipath_boardversion[80];
590 u8 ipath_lbus_info[32]; /* human readable localbus info */
591 /* chip major rev, from ipath_revision */
593 /* chip minor rev, from ipath_revision */
595 /* board rev, from ipath_revision */
597 /* saved for restore after reset */
598 u8 ipath_pci_cacheline;
599 /* LID mask control */
601 /* link width supported */
602 u8 ipath_link_width_supported;
603 /* link speed supported */
604 u8 ipath_link_speed_supported;
605 u8 ipath_link_width_enabled;
606 u8 ipath_link_speed_enabled;
607 u8 ipath_link_width_active;
608 u8 ipath_link_speed_active;
609 /* Rx Polarity inversion (compensate for ~tx on partner) */
612 u8 ipath_r_portenable_shift;
613 u8 ipath_r_intravail_shift;
614 u8 ipath_r_tailupd_shift;
615 u8 ipath_r_portcfg_shift;
617 /* unit # of this chip, if present */
620 /* local link integrity counter */
621 u32 ipath_lli_counter;
622 /* local link integrity errors */
623 u32 ipath_lli_errors;
625 * Above counts only cases where _successive_ LocalLinkIntegrity
626 * errors were seen in the receive headers of kern-packets.
627 * Below are the three (monotonically increasing) counters
628 * maintained via GPIO interrupts on iba6120-rev2.
630 u32 ipath_rxfc_unsupvl_errs;
631 u32 ipath_overrun_thresh_errs;
635 * Not all devices managed by a driver instance are the same
636 * type, so these fields must be per-device.
638 u64 ipath_i_bitsextant;
639 ipath_err_t ipath_e_bitsextant;
640 ipath_err_t ipath_hwe_bitsextant;
643 * Below should be computable from number of ports,
644 * since they are never modified.
646 u64 ipath_i_rcvavail_mask;
647 u64 ipath_i_rcvurg_mask;
648 u16 ipath_i_rcvurg_shift;
649 u16 ipath_i_rcvavail_shift;
652 * Register bits for selecting i2c direction and values, used for
655 u8 ipath_gpio_sda_num;
656 u8 ipath_gpio_scl_num;
657 u8 ipath_i2c_chain_type;
661 /* lock for doing RMW of shadows/regs for ExtCtrl and GPIO */
662 spinlock_t ipath_gpio_lock;
665 * IB link and linktraining states and masks that vary per chip in
666 * some way. Set at init, to avoid each IB status change interrupt
675 u16 ipath_rhf_offset; /* offset of RHF within receive header entry */
678 * shift/mask for linkcmd, linkinitcmd, maxpktlen in ibccontol
679 * reg. Changes for IBA7220
681 u8 ibcc_lic_mask; /* LinkInitCmd */
682 u8 ibcc_lc_shift; /* LinkCmd */
683 u8 ibcc_mpl_shift; /* Maxpktlen */
687 /* used to override LED behavior */
688 u8 ipath_led_override; /* Substituted for normal value, if non-zero */
689 u16 ipath_led_override_timeoff; /* delta to next timer event */
690 u8 ipath_led_override_vals[2]; /* Alternates per blink-frame */
691 u8 ipath_led_override_phase; /* Just counts, LSB picks from vals[] */
692 atomic_t ipath_led_override_timer_active;
693 /* Used to flash LEDs in override mode */
694 struct timer_list ipath_led_override_timer;
696 /* Support (including locks) for EEPROM logging of errors and time */
697 /* control access to actual counters, timer */
698 spinlock_t ipath_eep_st_lock;
699 /* control high-level access to EEPROM */
700 struct mutex ipath_eep_lock;
701 /* Below inc'd by ipath_snap_cntrs(), locked by ipath_eep_st_lock */
702 uint64_t ipath_traffic_wds;
703 /* active time is kept in seconds, but logged in hours */
704 atomic_t ipath_active_time;
705 /* Below are nominal shadow of EEPROM, new since last EEPROM update */
706 uint8_t ipath_eep_st_errs[IPATH_EEP_LOG_CNT];
707 uint8_t ipath_eep_st_new_errs[IPATH_EEP_LOG_CNT];
708 uint16_t ipath_eep_hrs;
710 * masks for which bits of errs, hwerrs that cause
711 * each of the counters to increment.
713 struct ipath_eep_log_mask ipath_eep_st_masks[IPATH_EEP_LOG_CNT];
715 /* interrupt mitigation reload register info */
716 u16 ipath_jint_idle_ticks; /* idle clock ticks */
717 u16 ipath_jint_max_packets; /* max packets across all ports */
720 /* ipath_hol_state values (stopping/starting user proc, send flushing) */
721 #define IPATH_HOL_UP 0
722 #define IPATH_HOL_DOWN 1
723 /* ipath_hol_next toggle values, used when hol_state IPATH_HOL_DOWN */
724 #define IPATH_HOL_DOWNSTOP 0
725 #define IPATH_HOL_DOWNCONT 1
727 /* Private data for file operations */
728 struct ipath_filedata {
729 struct ipath_portdata *pd;
733 extern struct list_head ipath_dev_list;
734 extern spinlock_t ipath_devs_lock;
735 extern struct ipath_devdata *ipath_lookup(int unit);
737 int ipath_init_chip(struct ipath_devdata *, int);
738 int ipath_enable_wc(struct ipath_devdata *dd);
739 void ipath_disable_wc(struct ipath_devdata *dd);
740 int ipath_count_units(int *npresentp, int *nupp, int *maxportsp);
741 void ipath_shutdown_device(struct ipath_devdata *);
742 void ipath_clear_freeze(struct ipath_devdata *);
744 struct file_operations;
745 int ipath_cdev_init(int minor, char *name, const struct file_operations *fops,
746 struct cdev **cdevp, struct class_device **class_devp);
747 void ipath_cdev_cleanup(struct cdev **cdevp,
748 struct class_device **class_devp);
750 int ipath_diag_add(struct ipath_devdata *);
751 void ipath_diag_remove(struct ipath_devdata *);
753 extern wait_queue_head_t ipath_state_wait;
755 int ipath_user_add(struct ipath_devdata *dd);
756 void ipath_user_remove(struct ipath_devdata *dd);
758 struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd, gfp_t);
760 extern int ipath_diag_inuse;
762 irqreturn_t ipath_intr(int irq, void *devid);
763 int ipath_decode_err(char *buf, size_t blen, ipath_err_t err);
764 #if __IPATH_INFO || __IPATH_DBG
765 extern const char *ipath_ibcstatus_str[];
768 /* clean up any per-chip chip-specific stuff */
769 void ipath_chip_cleanup(struct ipath_devdata *);
770 /* clean up any chip type-specific stuff */
771 void ipath_chip_done(void);
773 /* check to see if we have to force ordering for write combining */
774 int ipath_unordered_wc(void);
776 void ipath_disarm_piobufs(struct ipath_devdata *, unsigned first,
778 void ipath_cancel_sends(struct ipath_devdata *, int);
780 int ipath_create_rcvhdrq(struct ipath_devdata *, struct ipath_portdata *);
781 void ipath_free_pddata(struct ipath_devdata *, struct ipath_portdata *);
783 int ipath_parse_ushort(const char *str, unsigned short *valp);
785 void ipath_kreceive(struct ipath_portdata *);
786 int ipath_setrcvhdrsize(struct ipath_devdata *, unsigned);
787 int ipath_reset_device(int);
788 void ipath_get_faststats(unsigned long);
789 int ipath_wait_linkstate(struct ipath_devdata *, u32, int);
790 int ipath_set_linkstate(struct ipath_devdata *, u8);
791 int ipath_set_mtu(struct ipath_devdata *, u16);
792 int ipath_set_lid(struct ipath_devdata *, u32, u8);
793 int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv);
794 void ipath_enable_armlaunch(struct ipath_devdata *);
795 void ipath_disable_armlaunch(struct ipath_devdata *);
796 void ipath_hol_down(struct ipath_devdata *);
797 void ipath_hol_up(struct ipath_devdata *);
798 void ipath_hol_event(unsigned long);
800 /* for use in system calls, where we want to know device type, etc. */
801 #define port_fp(fp) ((struct ipath_filedata *)(fp)->private_data)->pd
802 #define subport_fp(fp) \
803 ((struct ipath_filedata *)(fp)->private_data)->subport
804 #define tidcursor_fp(fp) \
805 ((struct ipath_filedata *)(fp)->private_data)->tidcursor
808 * values for ipath_flags
810 /* chip can report link latency (IB 1.2) */
811 #define IPATH_HAS_LINK_LATENCY 0x1
812 /* The chip is up and initted */
813 #define IPATH_INITTED 0x2
814 /* set if any user code has set kr_rcvhdrsize */
815 #define IPATH_RCVHDRSZ_SET 0x4
816 /* The chip is present and valid for accesses */
817 #define IPATH_PRESENT 0x8
818 /* HT link0 is only 8 bits wide, ignore upper byte crc
820 #define IPATH_8BIT_IN_HT0 0x10
821 /* HT link1 is only 8 bits wide, ignore upper byte crc
823 #define IPATH_8BIT_IN_HT1 0x20
824 /* The link is down */
825 #define IPATH_LINKDOWN 0x40
826 /* The link level is up (0x11) */
827 #define IPATH_LINKINIT 0x80
828 /* The link is in the armed (0x21) state */
829 #define IPATH_LINKARMED 0x100
830 /* The link is in the active (0x31) state */
831 #define IPATH_LINKACTIVE 0x200
832 /* link current state is unknown */
833 #define IPATH_LINKUNK 0x400
834 /* Write combining flush needed for PIO */
835 #define IPATH_PIO_FLUSH_WC 0x1000
836 /* DMA Receive tail pointer */
837 #define IPATH_NODMA_RTAIL 0x2000
838 /* no IB cable, or no device on IB cable */
839 #define IPATH_NOCABLE 0x4000
840 /* Supports port zero per packet receive interrupts via
842 #define IPATH_GPIO_INTR 0x8000
843 /* uses the coded 4byte TID, not 8 byte */
844 #define IPATH_4BYTE_TID 0x10000
845 /* packet/word counters are 32 bit, else those 4 counters
847 #define IPATH_32BITCOUNTERS 0x20000
848 /* Interrupt register is 64 bits */
849 #define IPATH_INTREG_64 0x40000
850 /* can miss port0 rx interrupts */
851 #define IPATH_DISABLED 0x80000 /* administratively disabled */
852 /* Use GPIO interrupts for new counters */
853 #define IPATH_GPIO_ERRINTRS 0x100000
854 #define IPATH_SWAP_PIOBUFS 0x200000
855 /* Suppress heartbeat, even if turning off loopback */
856 #define IPATH_NO_HRTBT 0x1000000
857 #define IPATH_HAS_MULT_IB_SPEED 0x8000000
858 /* Linkdown-disable intentionally, Do not attempt to bring up */
859 #define IPATH_IB_LINK_DISABLED 0x40000000
860 #define IPATH_IB_FORCE_NOTIFY 0x80000000 /* force notify on next ib change */
862 /* Bits in GPIO for the added interrupts */
863 #define IPATH_GPIO_PORT0_BIT 2
864 #define IPATH_GPIO_RXUVL_BIT 3
865 #define IPATH_GPIO_OVRUN_BIT 4
866 #define IPATH_GPIO_LLI_BIT 5
867 #define IPATH_GPIO_ERRINTR_MASK 0x38
869 /* portdata flag bit offsets */
870 /* waiting for a packet to arrive */
871 #define IPATH_PORT_WAITING_RCV 2
872 /* master has not finished initializing */
873 #define IPATH_PORT_MASTER_UNINIT 4
874 /* waiting for an urgent packet to arrive */
875 #define IPATH_PORT_WAITING_URG 5
877 /* free up any allocated data at closes */
878 void ipath_free_data(struct ipath_portdata *dd);
879 u32 __iomem *ipath_getpiobuf(struct ipath_devdata *, u32, u32 *);
880 void ipath_chg_pioavailkernel(struct ipath_devdata *dd, unsigned start,
881 unsigned len, int avail);
882 void ipath_init_iba6120_funcs(struct ipath_devdata *);
883 void ipath_init_iba6110_funcs(struct ipath_devdata *);
884 void ipath_get_eeprom_info(struct ipath_devdata *);
885 int ipath_update_eeprom_log(struct ipath_devdata *dd);
886 void ipath_inc_eeprom_err(struct ipath_devdata *dd, u32 eidx, u32 incr);
887 u64 ipath_snap_cntr(struct ipath_devdata *, ipath_creg);
888 void ipath_force_pio_avail_update(struct ipath_devdata *);
889 void signal_ib_event(struct ipath_devdata *dd, enum ib_event_type ev);
892 * Set LED override, only the two LSBs have "public" meaning, but
893 * any non-zero value substitutes them for the Link and LinkTrain
896 #define IPATH_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
897 #define IPATH_LED_LOG 2 /* Logical (link) YELLOW LED */
898 void ipath_set_led_override(struct ipath_devdata *dd, unsigned int val);
901 * number of words used for protocol header if not set by ipath_userinit();
903 #define IPATH_DFLT_RCVHDRSIZE 9
905 int ipath_get_user_pages(unsigned long, size_t, struct page **);
906 void ipath_release_user_pages(struct page **, size_t);
907 void ipath_release_user_pages_on_close(struct page **, size_t);
908 int ipath_eeprom_read(struct ipath_devdata *, u8, void *, int);
909 int ipath_eeprom_write(struct ipath_devdata *, u8, const void *, int);
910 int ipath_tempsense_read(struct ipath_devdata *, u8 regnum);
911 int ipath_tempsense_write(struct ipath_devdata *, u8 regnum, u8 data);
913 /* these are used for the registers that vary with port */
914 void ipath_write_kreg_port(const struct ipath_devdata *, ipath_kreg,
918 * We could have a single register get/put routine, that takes a group type,
919 * but this is somewhat clearer and cleaner. It also gives us some error
920 * checking. 64 bit register reads should always work, but are inefficient
921 * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
922 * so we use kreg32 wherever possible. User register and counter register
923 * reads are always 32 bit reads, so only one form of those routines.
927 * At the moment, none of the s-registers are writable, so no
928 * ipath_write_sreg(), and none of the c-registers are writable, so no
929 * ipath_write_creg().
933 * ipath_read_ureg32 - read 32-bit virtualized per-port register
935 * @regno: register number
938 * Return the contents of a register that is virtualized to be per port.
939 * Returns -1 on errors (not distinguishable from valid contents at
940 * runtime; we may add a separate error variable at some point).
942 static inline u32 ipath_read_ureg32(const struct ipath_devdata *dd,
943 ipath_ureg regno, int port)
945 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
948 return readl(regno + (u64 __iomem *)
949 (dd->ipath_uregbase +
950 (char __iomem *)dd->ipath_kregbase +
951 dd->ipath_ureg_align * port));
955 * ipath_write_ureg - write 32-bit virtualized per-port register
957 * @regno: register number
961 * Write the contents of a register that is virtualized to be per port.
963 static inline void ipath_write_ureg(const struct ipath_devdata *dd,
964 ipath_ureg regno, u64 value, int port)
966 u64 __iomem *ubase = (u64 __iomem *)
967 (dd->ipath_uregbase + (char __iomem *) dd->ipath_kregbase +
968 dd->ipath_ureg_align * port);
969 if (dd->ipath_kregbase)
970 writeq(value, &ubase[regno]);
973 static inline u32 ipath_read_kreg32(const struct ipath_devdata *dd,
976 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
978 return readl((u32 __iomem *) & dd->ipath_kregbase[regno]);
981 static inline u64 ipath_read_kreg64(const struct ipath_devdata *dd,
984 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
987 return readq(&dd->ipath_kregbase[regno]);
990 static inline void ipath_write_kreg(const struct ipath_devdata *dd,
991 ipath_kreg regno, u64 value)
993 if (dd->ipath_kregbase)
994 writeq(value, &dd->ipath_kregbase[regno]);
997 static inline u64 ipath_read_creg(const struct ipath_devdata *dd,
1000 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
1003 return readq(regno + (u64 __iomem *)
1004 (dd->ipath_cregbase +
1005 (char __iomem *)dd->ipath_kregbase));
1008 static inline u32 ipath_read_creg32(const struct ipath_devdata *dd,
1011 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
1013 return readl(regno + (u64 __iomem *)
1014 (dd->ipath_cregbase +
1015 (char __iomem *)dd->ipath_kregbase));
1018 static inline void ipath_write_creg(const struct ipath_devdata *dd,
1019 ipath_creg regno, u64 value)
1021 if (dd->ipath_kregbase)
1022 writeq(value, regno + (u64 __iomem *)
1023 (dd->ipath_cregbase +
1024 (char __iomem *)dd->ipath_kregbase));
1027 static inline void ipath_clear_rcvhdrtail(const struct ipath_portdata *pd)
1029 *((u64 *) pd->port_rcvhdrtail_kvaddr) = 0ULL;
1032 static inline u32 ipath_get_rcvhdrtail(const struct ipath_portdata *pd)
1034 return (u32) le64_to_cpu(*((volatile __le64 *)
1035 pd->port_rcvhdrtail_kvaddr));
1038 static inline u32 ipath_get_hdrqtail(const struct ipath_portdata *pd)
1040 const struct ipath_devdata *dd = pd->port_dd;
1043 if (dd->ipath_flags & IPATH_NODMA_RTAIL) {
1047 rhf_addr = (__le32 *) pd->port_rcvhdrq +
1048 pd->port_head + dd->ipath_rhf_offset;
1049 seq = ipath_hdrget_seq(rhf_addr);
1050 hdrqtail = pd->port_head;
1051 if (seq == pd->port_seq_cnt)
1054 hdrqtail = ipath_get_rcvhdrtail(pd);
1059 static inline u64 ipath_read_ireg(const struct ipath_devdata *dd, ipath_kreg r)
1061 return (dd->ipath_flags & IPATH_INTREG_64) ?
1062 ipath_read_kreg64(dd, r) : ipath_read_kreg32(dd, r);
1066 * from contents of IBCStatus (or a saved copy), return linkstate
1067 * Report ACTIVE_DEFER as ACTIVE, because we treat them the same
1068 * everywhere, anyway (and should be, for almost all purposes).
1070 static inline u32 ipath_ib_linkstate(struct ipath_devdata *dd, u64 ibcs)
1072 u32 state = (u32)(ibcs >> dd->ibcs_ls_shift) &
1073 INFINIPATH_IBCS_LINKSTATE_MASK;
1074 if (state == INFINIPATH_IBCS_L_STATE_ACT_DEFER)
1075 state = INFINIPATH_IBCS_L_STATE_ACTIVE;
1079 /* from contents of IBCStatus (or a saved copy), return linktrainingstate */
1080 static inline u32 ipath_ib_linktrstate(struct ipath_devdata *dd, u64 ibcs)
1082 return (u32)(ibcs >> INFINIPATH_IBCS_LINKTRAININGSTATE_SHIFT) &
1087 * from contents of IBCStatus (or a saved copy), return logical link state
1088 * combination of link state and linktraining state (down, active, init,
1091 static inline u32 ipath_ib_state(struct ipath_devdata *dd, u64 ibcs)
1094 ibs = (u32)(ibcs >> INFINIPATH_IBCS_LINKTRAININGSTATE_SHIFT) &
1097 (INFINIPATH_IBCS_LINKSTATE_MASK << dd->ibcs_ls_shift));
1105 struct device_driver;
1107 extern const char ib_ipath_version[];
1109 extern struct attribute_group *ipath_driver_attr_groups[];
1111 int ipath_device_create_group(struct device *, struct ipath_devdata *);
1112 void ipath_device_remove_group(struct device *, struct ipath_devdata *);
1113 int ipath_expose_reset(struct device *);
1115 int ipath_init_ipathfs(void);
1116 void ipath_exit_ipathfs(void);
1117 int ipathfs_add_device(struct ipath_devdata *);
1118 int ipathfs_remove_device(struct ipath_devdata *);
1121 * dma_addr wrappers - all 0's invalid for hw
1123 dma_addr_t ipath_map_page(struct pci_dev *, struct page *, unsigned long,
1125 dma_addr_t ipath_map_single(struct pci_dev *, void *, size_t, int);
1128 * Flush write combining store buffers (if present) and perform a write
1131 #if defined(CONFIG_X86_64)
1132 #define ipath_flush_wc() asm volatile("sfence" ::: "memory")
1134 #define ipath_flush_wc() wmb()
1137 extern unsigned ipath_debug; /* debugging bit mask */
1138 extern unsigned ipath_linkrecovery;
1139 extern unsigned ipath_mtu4096;
1141 #define IPATH_MAX_PARITY_ATTEMPTS 10000 /* max times to try recovery */
1143 const char *ipath_get_unit_name(int unit);
1145 extern struct mutex ipath_mutex;
1147 #define IPATH_DRV_NAME "ib_ipath"
1148 #define IPATH_MAJOR 233
1149 #define IPATH_USER_MINOR_BASE 0
1150 #define IPATH_DIAGPKT_MINOR 127
1151 #define IPATH_DIAG_MINOR_BASE 129
1152 #define IPATH_NMINORS 255
1154 #define ipath_dev_err(dd,fmt,...) \
1156 const struct ipath_devdata *__dd = (dd); \
1158 dev_err(&__dd->pcidev->dev, "%s: " fmt, \
1159 ipath_get_unit_name(__dd->ipath_unit), \
1162 printk(KERN_ERR IPATH_DRV_NAME ": %s: " fmt, \
1163 ipath_get_unit_name(__dd->ipath_unit), \
1167 #if _IPATH_DEBUGGING
1169 # define __IPATH_DBG_WHICH(which,fmt,...) \
1171 if (unlikely(ipath_debug & (which))) \
1172 printk(KERN_DEBUG IPATH_DRV_NAME ": %s: " fmt, \
1173 __func__,##__VA_ARGS__); \
1176 # define ipath_dbg(fmt,...) \
1177 __IPATH_DBG_WHICH(__IPATH_DBG,fmt,##__VA_ARGS__)
1178 # define ipath_cdbg(which,fmt,...) \
1179 __IPATH_DBG_WHICH(__IPATH_##which##DBG,fmt,##__VA_ARGS__)
1181 #else /* ! _IPATH_DEBUGGING */
1183 # define ipath_dbg(fmt,...)
1184 # define ipath_cdbg(which,fmt,...)
1186 #endif /* _IPATH_DEBUGGING */
1189 * this is used for formatting hw error messages...
1191 struct ipath_hwerror_msgs {
1196 #define INFINIPATH_HWE_MSG(a, b) { .mask = INFINIPATH_HWE_##a, .msg = b }
1198 /* in ipath_intr.c... */
1199 void ipath_format_hwerrors(u64 hwerrs,
1200 const struct ipath_hwerror_msgs *hwerrmsgs,
1202 char *msg, size_t lmsg);
1204 #endif /* _IPATH_KERNEL_H */