fbdev: powerpc: driver for Freescale 8610 and 5121 DIU
[linux-2.6] / arch / powerpc / boot / dts / mpc8541cds.dts
1 /*
2  * MPC8541 CDS Device Tree Source
3  *
4  * Copyright 2006, 2008 Freescale Semiconductor Inc.
5  *
6  * This program is free software; you can redistribute  it and/or modify it
7  * under  the terms of  the GNU General  Public License as published by the
8  * Free Software Foundation;  either version 2 of the  License, or (at your
9  * option) any later version.
10  */
11
12 /dts-v1/;
13
14 / {
15         model = "MPC8541CDS";
16         compatible = "MPC8541CDS", "MPC85xxCDS";
17         #address-cells = <1>;
18         #size-cells = <1>;
19
20         aliases {
21                 ethernet0 = &enet0;
22                 ethernet1 = &enet1;
23                 serial0 = &serial0;
24                 serial1 = &serial1;
25                 pci0 = &pci0;
26                 pci1 = &pci1;
27         };
28
29         cpus {
30                 #address-cells = <1>;
31                 #size-cells = <0>;
32
33                 PowerPC,8541@0 {
34                         device_type = "cpu";
35                         reg = <0x0>;
36                         d-cache-line-size = <32>;       // 32 bytes
37                         i-cache-line-size = <32>;       // 32 bytes
38                         d-cache-size = <0x8000>;                // L1, 32K
39                         i-cache-size = <0x8000>;                // L1, 32K
40                         timebase-frequency = <0>;       //  33 MHz, from uboot
41                         bus-frequency = <0>;    // 166 MHz
42                         clock-frequency = <0>;  // 825 MHz, from uboot
43                 };
44         };
45
46         memory {
47                 device_type = "memory";
48                 reg = <0x0 0x8000000>;  // 128M at 0x0
49         };
50
51         soc8541@e0000000 {
52                 #address-cells = <1>;
53                 #size-cells = <1>;
54                 device_type = "soc";
55                 ranges = <0x0 0xe0000000 0x100000>;
56                 reg = <0xe0000000 0x1000>;      // CCSRBAR 1M
57                 bus-frequency = <0>;
58
59                 memory-controller@2000 {
60                         compatible = "fsl,8541-memory-controller";
61                         reg = <0x2000 0x1000>;
62                         interrupt-parent = <&mpic>;
63                         interrupts = <18 2>;
64                 };
65
66                 l2-cache-controller@20000 {
67                         compatible = "fsl,8541-l2-cache-controller";
68                         reg = <0x20000 0x1000>;
69                         cache-line-size = <32>; // 32 bytes
70                         cache-size = <0x40000>; // L2, 256K
71                         interrupt-parent = <&mpic>;
72                         interrupts = <16 2>;
73                 };
74
75                 i2c@3000 {
76                         #address-cells = <1>;
77                         #size-cells = <0>;
78                         cell-index = <0>;
79                         compatible = "fsl-i2c";
80                         reg = <0x3000 0x100>;
81                         interrupts = <43 2>;
82                         interrupt-parent = <&mpic>;
83                         dfsrr;
84                 };
85
86                 mdio@24520 {
87                         #address-cells = <1>;
88                         #size-cells = <0>;
89                         compatible = "fsl,gianfar-mdio";
90                         reg = <0x24520 0x20>;
91
92                         phy0: ethernet-phy@0 {
93                                 interrupt-parent = <&mpic>;
94                                 interrupts = <5 1>;
95                                 reg = <0x0>;
96                                 device_type = "ethernet-phy";
97                         };
98                         phy1: ethernet-phy@1 {
99                                 interrupt-parent = <&mpic>;
100                                 interrupts = <5 1>;
101                                 reg = <0x1>;
102                                 device_type = "ethernet-phy";
103                         };
104                 };
105
106                 enet0: ethernet@24000 {
107                         cell-index = <0>;
108                         device_type = "network";
109                         model = "TSEC";
110                         compatible = "gianfar";
111                         reg = <0x24000 0x1000>;
112                         local-mac-address = [ 00 00 00 00 00 00 ];
113                         interrupts = <29 2 30 2 34 2>;
114                         interrupt-parent = <&mpic>;
115                         phy-handle = <&phy0>;
116                 };
117
118                 enet1: ethernet@25000 {
119                         cell-index = <1>;
120                         device_type = "network";
121                         model = "TSEC";
122                         compatible = "gianfar";
123                         reg = <0x25000 0x1000>;
124                         local-mac-address = [ 00 00 00 00 00 00 ];
125                         interrupts = <35 2 36 2 40 2>;
126                         interrupt-parent = <&mpic>;
127                         phy-handle = <&phy1>;
128                 };
129
130                 serial0: serial@4500 {
131                         cell-index = <0>;
132                         device_type = "serial";
133                         compatible = "ns16550";
134                         reg = <0x4500 0x100>;   // reg base, size
135                         clock-frequency = <0>;  // should we fill in in uboot?
136                         interrupts = <42 2>;
137                         interrupt-parent = <&mpic>;
138                 };
139
140                 serial1: serial@4600 {
141                         cell-index = <1>;
142                         device_type = "serial";
143                         compatible = "ns16550";
144                         reg = <0x4600 0x100>;   // reg base, size
145                         clock-frequency = <0>;  // should we fill in in uboot?
146                         interrupts = <42 2>;
147                         interrupt-parent = <&mpic>;
148                 };
149
150                 mpic: pic@40000 {
151                         clock-frequency = <0>;
152                         interrupt-controller;
153                         #address-cells = <0>;
154                         #interrupt-cells = <2>;
155                         reg = <0x40000 0x40000>;
156                         compatible = "chrp,open-pic";
157                         device_type = "open-pic";
158                         big-endian;
159                 };
160
161                 cpm@919c0 {
162                         #address-cells = <1>;
163                         #size-cells = <1>;
164                         compatible = "fsl,mpc8541-cpm", "fsl,cpm2";
165                         reg = <0x919c0 0x30>;
166                         ranges;
167
168                         muram@80000 {
169                                 #address-cells = <1>;
170                                 #size-cells = <1>;
171                                 ranges = <0x0 0x80000 0x10000>;
172
173                                 data@0 {
174                                         compatible = "fsl,cpm-muram-data";
175                                         reg = <0x0 0x2000 0x9000 0x1000>;
176                                 };
177                         };
178
179                         brg@919f0 {
180                                 compatible = "fsl,mpc8541-brg",
181                                              "fsl,cpm2-brg",
182                                              "fsl,cpm-brg";
183                                 reg = <0x919f0 0x10 0x915f0 0x10>;
184                         };
185
186                         cpmpic: pic@90c00 {
187                                 interrupt-controller;
188                                 #address-cells = <0>;
189                                 #interrupt-cells = <2>;
190                                 interrupts = <46 2>;
191                                 interrupt-parent = <&mpic>;
192                                 reg = <0x90c00 0x80>;
193                                 compatible = "fsl,mpc8541-cpm-pic", "fsl,cpm2-pic";
194                         };
195                 };
196         };
197
198         pci0: pci@e0008000 {
199                 cell-index = <0>;
200                 interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
201                 interrupt-map = <
202
203                         /* IDSEL 0x10 */
204                         0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
205                         0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
206                         0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
207                         0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
208
209                         /* IDSEL 0x11 */
210                         0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
211                         0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
212                         0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
213                         0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
214
215                         /* IDSEL 0x12 (Slot 1) */
216                         0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
217                         0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
218                         0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
219                         0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
220
221                         /* IDSEL 0x13 (Slot 2) */
222                         0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
223                         0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
224                         0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
225                         0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
226
227                         /* IDSEL 0x14 (Slot 3) */
228                         0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
229                         0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
230                         0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
231                         0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
232
233                         /* IDSEL 0x15 (Slot 4) */
234                         0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
235                         0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
236                         0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
237                         0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
238
239                         /* Bus 1 (Tundra Bridge) */
240                         /* IDSEL 0x12 (ISA bridge) */
241                         0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
242                         0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
243                         0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
244                         0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
245                 interrupt-parent = <&mpic>;
246                 interrupts = <24 2>;
247                 bus-range = <0 0>;
248                 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
249                           0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
250                 clock-frequency = <66666666>;
251                 #interrupt-cells = <1>;
252                 #size-cells = <2>;
253                 #address-cells = <3>;
254                 reg = <0xe0008000 0x1000>;
255                 compatible = "fsl,mpc8540-pci";
256                 device_type = "pci";
257
258                 i8259@19000 {
259                         interrupt-controller;
260                         device_type = "interrupt-controller";
261                         reg = <0x19000 0x0 0x0 0x0 0x1>;
262                         #address-cells = <0>;
263                         #interrupt-cells = <2>;
264                         compatible = "chrp,iic";
265                         interrupts = <1>;
266                         interrupt-parent = <&pci0>;
267                 };
268         };
269
270         pci1: pci@e0009000 {
271                 cell-index = <1>;
272                 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
273                 interrupt-map = <
274
275                         /* IDSEL 0x15 */
276                         0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
277                         0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
278                         0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
279                         0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
280                 interrupt-parent = <&mpic>;
281                 interrupts = <25 2>;
282                 bus-range = <0 0>;
283                 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
284                           0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
285                 clock-frequency = <66666666>;
286                 #interrupt-cells = <1>;
287                 #size-cells = <2>;
288                 #address-cells = <3>;
289                 reg = <0xe0009000 0x1000>;
290                 compatible = "fsl,mpc8540-pci";
291                 device_type = "pci";
292         };
293 };