2 * SMP support for power macintosh.
4 * We support both the old "powersurge" SMP architecture
5 * and the current Core99 (G4 PowerMac) machines.
7 * Note that we don't support the very first rev. of
8 * Apple/DayStar 2 CPUs board, the one with the funky
9 * watchdog. Hopefully, none of these should be there except
10 * maybe internally to Apple. I should probably still add some
11 * code to detect this card though and disable SMP. --BenH.
13 * Support Macintosh G4 SMP by Troy Benjegerdes (hozer@drgw.net)
14 * and Ben Herrenschmidt <benh@kernel.crashing.org>.
16 * Support for DayStar quad CPU cards
17 * Copyright (C) XLR8, Inc. 1994-2000
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License
21 * as published by the Free Software Foundation; either version
22 * 2 of the License, or (at your option) any later version.
24 #include <linux/config.h>
25 #include <linux/kernel.h>
26 #include <linux/sched.h>
27 #include <linux/smp.h>
28 #include <linux/smp_lock.h>
29 #include <linux/interrupt.h>
30 #include <linux/kernel_stat.h>
31 #include <linux/delay.h>
32 #include <linux/init.h>
33 #include <linux/spinlock.h>
34 #include <linux/errno.h>
35 #include <linux/hardirq.h>
36 #include <linux/cpu.h>
37 #include <linux/compiler.h>
39 #include <asm/ptrace.h>
40 #include <asm/atomic.h>
43 #include <asm/pgtable.h>
44 #include <asm/sections.h>
48 #include <asm/machdep.h>
49 #include <asm/pmac_feature.h>
52 #include <asm/cacheflush.h>
53 #include <asm/keylargo.h>
54 #include <asm/pmac_low_i2c.h>
55 #include <asm/pmac_pfunc.h>
60 #define DBG(fmt...) udbg_printf(fmt)
65 extern void __secondary_start_pmac_0(void);
66 extern int pmac_pfunc_base_install(void);
70 /* Sync flag for HW tb sync */
71 static volatile int sec_tb_reset = 0;
74 * Powersurge (old powermac SMP) support.
77 /* Addresses for powersurge registers */
78 #define HAMMERHEAD_BASE 0xf8000000
79 #define HHEAD_CONFIG 0x90
80 #define HHEAD_SEC_INTR 0xc0
82 /* register for interrupting the primary processor on the powersurge */
83 /* N.B. this is actually the ethernet ROM! */
84 #define PSURGE_PRI_INTR 0xf3019000
86 /* register for storing the start address for the secondary processor */
87 /* N.B. this is the PCI config space address register for the 1st bridge */
88 #define PSURGE_START 0xf2800000
90 /* Daystar/XLR8 4-CPU card */
91 #define PSURGE_QUAD_REG_ADDR 0xf8800000
93 #define PSURGE_QUAD_IRQ_SET 0
94 #define PSURGE_QUAD_IRQ_CLR 1
95 #define PSURGE_QUAD_IRQ_PRIMARY 2
96 #define PSURGE_QUAD_CKSTOP_CTL 3
97 #define PSURGE_QUAD_PRIMARY_ARB 4
98 #define PSURGE_QUAD_BOARD_ID 6
99 #define PSURGE_QUAD_WHICH_CPU 7
100 #define PSURGE_QUAD_CKSTOP_RDBK 8
101 #define PSURGE_QUAD_RESET_CTL 11
103 #define PSURGE_QUAD_OUT(r, v) (out_8(quad_base + ((r) << 4) + 4, (v)))
104 #define PSURGE_QUAD_IN(r) (in_8(quad_base + ((r) << 4) + 4) & 0x0f)
105 #define PSURGE_QUAD_BIS(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) | (v)))
106 #define PSURGE_QUAD_BIC(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) & ~(v)))
108 /* virtual addresses for the above */
109 static volatile u8 __iomem *hhead_base;
110 static volatile u8 __iomem *quad_base;
111 static volatile u32 __iomem *psurge_pri_intr;
112 static volatile u8 __iomem *psurge_sec_intr;
113 static volatile u32 __iomem *psurge_start;
115 /* values for psurge_type */
116 #define PSURGE_NONE -1
117 #define PSURGE_DUAL 0
118 #define PSURGE_QUAD_OKEE 1
119 #define PSURGE_QUAD_COTTON 2
120 #define PSURGE_QUAD_ICEGRASS 3
122 /* what sort of powersurge board we have */
123 static int psurge_type = PSURGE_NONE;
126 * Set and clear IPIs for powersurge.
128 static inline void psurge_set_ipi(int cpu)
130 if (psurge_type == PSURGE_NONE)
133 in_be32(psurge_pri_intr);
134 else if (psurge_type == PSURGE_DUAL)
135 out_8(psurge_sec_intr, 0);
137 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_SET, 1 << cpu);
140 static inline void psurge_clr_ipi(int cpu)
143 switch(psurge_type) {
145 out_8(psurge_sec_intr, ~0);
149 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, 1 << cpu);
155 * On powersurge (old SMP powermac architecture) we don't have
156 * separate IPIs for separate messages like openpic does. Instead
157 * we have a bitmap for each processor, where a 1 bit means that
158 * the corresponding message is pending for that processor.
159 * Ideally each cpu's entry would be in a different cache line.
162 static unsigned long psurge_smp_message[NR_CPUS];
164 void psurge_smp_message_recv(struct pt_regs *regs)
166 int cpu = smp_processor_id();
169 /* clear interrupt */
172 if (num_online_cpus() < 2)
175 /* make sure there is a message there */
176 for (msg = 0; msg < 4; msg++)
177 if (test_and_clear_bit(msg, &psurge_smp_message[cpu]))
178 smp_message_recv(msg, regs);
181 irqreturn_t psurge_primary_intr(int irq, void *d, struct pt_regs *regs)
183 psurge_smp_message_recv(regs);
187 static void smp_psurge_message_pass(int target, int msg)
191 if (num_online_cpus() < 2)
194 for_each_online_cpu(i) {
195 if (target == MSG_ALL
196 || (target == MSG_ALL_BUT_SELF && i != smp_processor_id())
198 set_bit(msg, &psurge_smp_message[i]);
205 * Determine a quad card presence. We read the board ID register, we
206 * force the data bus to change to something else, and we read it again.
207 * It it's stable, then the register probably exist (ugh !)
209 static int __init psurge_quad_probe(void)
214 type = PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID);
215 if (type < PSURGE_QUAD_OKEE || type > PSURGE_QUAD_ICEGRASS
216 || type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
219 /* looks OK, try a slightly more rigorous test */
220 /* bogus is not necessarily cacheline-aligned,
221 though I don't suppose that really matters. -- paulus */
222 for (i = 0; i < 100; i++) {
223 volatile u32 bogus[8];
224 bogus[(0+i)%8] = 0x00000000;
225 bogus[(1+i)%8] = 0x55555555;
226 bogus[(2+i)%8] = 0xFFFFFFFF;
227 bogus[(3+i)%8] = 0xAAAAAAAA;
228 bogus[(4+i)%8] = 0x33333333;
229 bogus[(5+i)%8] = 0xCCCCCCCC;
230 bogus[(6+i)%8] = 0xCCCCCCCC;
231 bogus[(7+i)%8] = 0x33333333;
233 asm volatile("dcbf 0,%0" : : "r" (bogus) : "memory");
235 if (type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
241 static void __init psurge_quad_init(void)
245 if (ppc_md.progress) ppc_md.progress("psurge_quad_init", 0x351);
246 procbits = ~PSURGE_QUAD_IN(PSURGE_QUAD_WHICH_CPU);
247 if (psurge_type == PSURGE_QUAD_ICEGRASS)
248 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
250 PSURGE_QUAD_BIC(PSURGE_QUAD_CKSTOP_CTL, procbits);
252 out_8(psurge_sec_intr, ~0);
253 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, procbits);
254 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
255 if (psurge_type != PSURGE_QUAD_ICEGRASS)
256 PSURGE_QUAD_BIS(PSURGE_QUAD_CKSTOP_CTL, procbits);
257 PSURGE_QUAD_BIC(PSURGE_QUAD_PRIMARY_ARB, procbits);
259 PSURGE_QUAD_BIC(PSURGE_QUAD_RESET_CTL, procbits);
261 PSURGE_QUAD_BIS(PSURGE_QUAD_PRIMARY_ARB, procbits);
265 static int __init smp_psurge_probe(void)
269 /* We don't do SMP on the PPC601 -- paulus */
270 if (PVR_VER(mfspr(SPRN_PVR)) == 1)
274 * The powersurge cpu board can be used in the generation
275 * of powermacs that have a socket for an upgradeable cpu card,
276 * including the 7500, 8500, 9500, 9600.
277 * The device tree doesn't tell you if you have 2 cpus because
278 * OF doesn't know anything about the 2nd processor.
279 * Instead we look for magic bits in magic registers,
280 * in the hammerhead memory controller in the case of the
281 * dual-cpu powersurge board. -- paulus.
283 if (find_devices("hammerhead") == NULL)
286 hhead_base = ioremap(HAMMERHEAD_BASE, 0x800);
287 quad_base = ioremap(PSURGE_QUAD_REG_ADDR, 1024);
288 psurge_sec_intr = hhead_base + HHEAD_SEC_INTR;
290 psurge_type = psurge_quad_probe();
291 if (psurge_type != PSURGE_DUAL) {
293 /* All released cards using this HW design have 4 CPUs */
297 if ((in_8(hhead_base + HHEAD_CONFIG) & 0x02) == 0) {
298 /* not a dual-cpu card */
300 psurge_type = PSURGE_NONE;
306 psurge_start = ioremap(PSURGE_START, 4);
307 psurge_pri_intr = ioremap(PSURGE_PRI_INTR, 4);
310 * This is necessary because OF doesn't know about the
311 * secondary cpu(s), and thus there aren't nodes in the
312 * device tree for them, and smp_setup_cpu_maps hasn't
313 * set their bits in cpu_possible_map and cpu_present_map.
317 for (i = 1; i < ncpus ; ++i) {
318 cpu_set(i, cpu_present_map);
319 cpu_set(i, cpu_possible_map);
320 set_hard_smp_processor_id(i, i);
323 if (ppc_md.progress) ppc_md.progress("smp_psurge_probe - done", 0x352);
328 static void __init smp_psurge_kick_cpu(int nr)
330 unsigned long start = __pa(__secondary_start_pmac_0) + nr * 8;
333 /* may need to flush here if secondary bats aren't setup */
334 for (a = KERNELBASE; a < KERNELBASE + 0x800000; a += 32)
335 asm volatile("dcbf 0,%0" : : "r" (a) : "memory");
336 asm volatile("sync");
338 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu", 0x353);
340 out_be32(psurge_start, start);
347 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu - done", 0x354);
351 * With the dual-cpu powersurge board, the decrementers and timebases
352 * of both cpus are frozen after the secondary cpu is started up,
353 * until we give the secondary cpu another interrupt. This routine
354 * uses this to get the timebases synchronized.
357 static void __init psurge_dual_sync_tb(int cpu_nr)
361 set_dec(tb_ticks_per_jiffy);
371 /* wait for the secondary to have reset its TB before proceeding */
372 for (t = 10000000; t > 0 && !sec_tb_reset; --t)
375 /* now interrupt the secondary, starting both TBs */
379 static struct irqaction psurge_irqaction = {
380 .handler = psurge_primary_intr,
381 .flags = SA_INTERRUPT,
382 .mask = CPU_MASK_NONE,
383 .name = "primary IPI",
386 static void __init smp_psurge_setup_cpu(int cpu_nr)
390 /* If we failed to start the second CPU, we should still
391 * send it an IPI to start the timebase & DEC or we might
394 if (num_online_cpus() < 2) {
395 if (psurge_type == PSURGE_DUAL)
399 /* reset the entry point so if we get another intr we won't
400 * try to startup again */
401 out_be32(psurge_start, 0x100);
402 if (setup_irq(30, &psurge_irqaction))
403 printk(KERN_ERR "Couldn't get primary IPI interrupt");
406 if (psurge_type == PSURGE_DUAL)
407 psurge_dual_sync_tb(cpu_nr);
410 void __init smp_psurge_take_timebase(void)
412 /* Dummy implementation */
415 void __init smp_psurge_give_timebase(void)
417 /* Dummy implementation */
420 /* PowerSurge-style Macs */
421 struct smp_ops_t psurge_smp_ops = {
422 .message_pass = smp_psurge_message_pass,
423 .probe = smp_psurge_probe,
424 .kick_cpu = smp_psurge_kick_cpu,
425 .setup_cpu = smp_psurge_setup_cpu,
426 .give_timebase = smp_psurge_give_timebase,
427 .take_timebase = smp_psurge_take_timebase,
429 #endif /* CONFIG_PPC32 - actually powersurge support */
432 * Core 99 and later support
435 static void (*pmac_tb_freeze)(int freeze);
439 static void smp_core99_give_timebase(void)
443 local_irq_save(flags);
448 (*pmac_tb_freeze)(1);
455 (*pmac_tb_freeze)(0);
458 local_irq_restore(flags);
462 static void __devinit smp_core99_take_timebase(void)
466 local_irq_save(flags);
473 set_tb(timebase >> 32, timebase & 0xffffffff);
476 set_dec(tb_ticks_per_jiffy/2);
478 local_irq_restore(flags);
483 * G5s enable/disable the timebase via an i2c-connected clock chip.
485 static struct pmac_i2c_bus *pmac_tb_clock_chip_host;
486 static u8 pmac_tb_pulsar_addr;
488 static void smp_core99_cypress_tb_freeze(int freeze)
493 /* Strangely, the device-tree says address is 0xd2, but darwin
496 pmac_i2c_setmode(pmac_tb_clock_chip_host,
497 pmac_i2c_mode_combined);
498 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
499 0xd0 | pmac_i2c_read,
504 data = (data & 0xf3) | (freeze ? 0x00 : 0x0c);
506 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
507 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
508 0xd0 | pmac_i2c_write,
513 printk("Cypress Timebase %s rc: %d\n",
514 freeze ? "freeze" : "unfreeze", rc);
515 panic("Timebase freeze failed !\n");
520 static void smp_core99_pulsar_tb_freeze(int freeze)
525 pmac_i2c_setmode(pmac_tb_clock_chip_host,
526 pmac_i2c_mode_combined);
527 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
528 pmac_tb_pulsar_addr | pmac_i2c_read,
533 data = (data & 0x88) | (freeze ? 0x11 : 0x22);
535 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
536 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
537 pmac_tb_pulsar_addr | pmac_i2c_write,
541 printk(KERN_ERR "Pulsar Timebase %s rc: %d\n",
542 freeze ? "freeze" : "unfreeze", rc);
543 panic("Timebase freeze failed !\n");
547 static void __init smp_core99_setup_i2c_hwsync(int ncpus)
549 struct device_node *cc = NULL;
550 struct device_node *p;
551 const char *name = NULL;
555 /* Look for the clock chip */
556 while ((cc = of_find_node_by_name(cc, "i2c-hwclock")) != NULL) {
557 p = of_get_parent(cc);
558 ok = p && device_is_compatible(p, "uni-n-i2c");
563 pmac_tb_clock_chip_host = pmac_i2c_find_bus(cc);
564 if (pmac_tb_clock_chip_host == NULL)
566 reg = (u32 *)get_property(cc, "reg", NULL);
571 if (device_is_compatible(cc,"pulsar-legacy-slewing")) {
572 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
573 pmac_tb_pulsar_addr = 0xd2;
575 } else if (device_is_compatible(cc, "cy28508")) {
576 pmac_tb_freeze = smp_core99_cypress_tb_freeze;
581 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
582 pmac_tb_pulsar_addr = 0xd4;
586 if (pmac_tb_freeze != NULL)
589 if (pmac_tb_freeze != NULL) {
590 /* Open i2c bus for synchronous access */
591 if (pmac_i2c_open(pmac_tb_clock_chip_host, 1)) {
592 printk(KERN_ERR "Failed top open i2c bus for clock"
593 " sync, fallback to software sync !\n");
596 printk(KERN_INFO "Processor timebase sync using %s i2c clock\n",
601 pmac_tb_freeze = NULL;
602 pmac_tb_clock_chip_host = NULL;
608 * Newer G5s uses a platform function
611 static void smp_core99_pfunc_tb_freeze(int freeze)
613 struct device_node *cpus;
614 struct pmf_args args;
616 cpus = of_find_node_by_path("/cpus");
617 BUG_ON(cpus == NULL);
619 args.u[0].v = !freeze;
620 pmf_call_function(cpus, "cpu-timebase", &args);
624 #else /* CONFIG_PPC64 */
627 * SMP G4 use a GPIO to enable/disable the timebase.
630 static unsigned int core99_tb_gpio; /* Timebase freeze GPIO */
632 static void smp_core99_gpio_tb_freeze(int freeze)
635 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 4);
637 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 0);
638 pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, core99_tb_gpio, 0);
642 #endif /* !CONFIG_PPC64 */
644 /* L2 and L3 cache settings to pass from CPU0 to CPU1 on G4 cpus */
645 volatile static long int core99_l2_cache;
646 volatile static long int core99_l3_cache;
648 static void __devinit core99_init_caches(int cpu)
651 if (!cpu_has_feature(CPU_FTR_L2CR))
655 core99_l2_cache = _get_L2CR();
656 printk("CPU0: L2CR is %lx\n", core99_l2_cache);
658 printk("CPU%d: L2CR was %lx\n", cpu, _get_L2CR());
660 _set_L2CR(core99_l2_cache);
661 printk("CPU%d: L2CR set to %lx\n", cpu, core99_l2_cache);
664 if (!cpu_has_feature(CPU_FTR_L3CR))
668 core99_l3_cache = _get_L3CR();
669 printk("CPU0: L3CR is %lx\n", core99_l3_cache);
671 printk("CPU%d: L3CR was %lx\n", cpu, _get_L3CR());
673 _set_L3CR(core99_l3_cache);
674 printk("CPU%d: L3CR set to %lx\n", cpu, core99_l3_cache);
676 #endif /* !CONFIG_PPC64 */
679 static void __init smp_core99_setup(int ncpus)
683 /* i2c based HW sync on some G5s */
684 if (machine_is_compatible("PowerMac7,2") ||
685 machine_is_compatible("PowerMac7,3") ||
686 machine_is_compatible("RackMac3,1"))
687 smp_core99_setup_i2c_hwsync(ncpus);
689 /* pfunc based HW sync on recent G5s */
690 if (pmac_tb_freeze == NULL) {
691 struct device_node *cpus =
692 of_find_node_by_path("/cpus");
694 get_property(cpus, "platform-cpu-timebase", NULL)) {
695 pmac_tb_freeze = smp_core99_pfunc_tb_freeze;
696 printk(KERN_INFO "Processor timebase sync using"
697 " platform function\n");
701 #else /* CONFIG_PPC64 */
703 /* GPIO based HW sync on ppc32 Core99 */
704 if (pmac_tb_freeze == NULL && !machine_is_compatible("MacRISC4")) {
705 struct device_node *cpu;
708 core99_tb_gpio = KL_GPIO_TB_ENABLE; /* default value */
709 cpu = of_find_node_by_type(NULL, "cpu");
711 tbprop = (u32 *)get_property(cpu, "timebase-enable",
714 core99_tb_gpio = *tbprop;
717 pmac_tb_freeze = smp_core99_gpio_tb_freeze;
718 printk(KERN_INFO "Processor timebase sync using"
719 " GPIO 0x%02x\n", core99_tb_gpio);
722 #endif /* CONFIG_PPC64 */
724 /* No timebase sync, fallback to software */
725 if (pmac_tb_freeze == NULL) {
726 smp_ops->give_timebase = smp_generic_give_timebase;
727 smp_ops->take_timebase = smp_generic_take_timebase;
728 printk(KERN_INFO "Processor timebase sync using software\n");
735 /* XXX should get this from reg properties */
736 for (i = 1; i < ncpus; ++i)
741 /* 32 bits SMP can't NAP */
742 if (!machine_is_compatible("MacRISC4"))
746 static int __init smp_core99_probe(void)
748 struct device_node *cpus;
751 if (ppc_md.progress) ppc_md.progress("smp_core99_probe", 0x345);
753 /* Count CPUs in the device-tree */
754 for (cpus = NULL; (cpus = of_find_node_by_type(cpus, "cpu")) != NULL;)
757 printk(KERN_INFO "PowerMac SMP probe found %d cpus\n", ncpus);
759 /* Nothing more to do if less than 2 of them */
763 /* We need to perform some early initialisations before we can start
764 * setting up SMP as we are running before initcalls
766 pmac_pfunc_base_install();
769 /* Setup various bits like timebase sync method, ability to nap, ... */
770 smp_core99_setup(ncpus);
775 /* Collect l2cr and l3cr values from CPU 0 */
776 core99_init_caches(0);
781 static void __devinit smp_core99_kick_cpu(int nr)
783 unsigned int save_vector;
784 unsigned long target, flags;
785 volatile unsigned int *vector
786 = ((volatile unsigned int *)(KERNELBASE+0x100));
788 if (nr < 0 || nr > 3)
792 ppc_md.progress("smp_core99_kick_cpu", 0x346);
794 local_irq_save(flags);
797 /* Save reset vector */
798 save_vector = *vector;
800 /* Setup fake reset vector that does
801 * b __secondary_start_pmac_0 + nr*8 - KERNELBASE
803 target = (unsigned long) __secondary_start_pmac_0 + nr * 8;
804 create_branch((unsigned long)vector, target, BRANCH_SET_LINK);
806 /* Put some life in our friend */
807 pmac_call_feature(PMAC_FTR_RESET_CPU, NULL, nr, 0);
809 /* FIXME: We wait a bit for the CPU to take the exception, I should
810 * instead wait for the entry code to set something for me. Well,
811 * ideally, all that crap will be done in prom.c and the CPU left
812 * in a RAM-based wait loop like CHRP.
816 /* Restore our exception vector */
817 *vector = save_vector;
818 flush_icache_range((unsigned long) vector, (unsigned long) vector + 4);
820 local_irq_restore(flags);
821 if (ppc_md.progress) ppc_md.progress("smp_core99_kick_cpu done", 0x347);
824 static void __devinit smp_core99_setup_cpu(int cpu_nr)
828 core99_init_caches(cpu_nr);
831 mpic_setup_this_cpu();
835 extern void g5_phy_disable_cpu1(void);
837 /* Close i2c bus if it was used for tb sync */
838 if (pmac_tb_clock_chip_host) {
839 pmac_i2c_close(pmac_tb_clock_chip_host);
840 pmac_tb_clock_chip_host = NULL;
843 /* If we didn't start the second CPU, we must take
846 if (machine_is_compatible("MacRISC4") &&
847 num_online_cpus() < 2)
848 g5_phy_disable_cpu1();
849 #endif /* CONFIG_PPC64 */
852 ppc_md.progress("core99_setup_cpu 0 done", 0x349);
857 #if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_PPC32)
859 int smp_core99_cpu_disable(void)
861 cpu_clear(smp_processor_id(), cpu_online_map);
863 /* XXX reset cpu affinity here */
864 mpic_cpu_set_priority(0xf);
865 asm volatile("mtdec %0" : : "r" (0x7fffffff));
868 asm volatile("mtdec %0" : : "r" (0x7fffffff));
872 extern void low_cpu_die(void) __attribute__((noreturn)); /* in sleep.S */
873 static int cpu_dead[NR_CPUS];
878 cpu_dead[smp_processor_id()] = 1;
883 void smp_core99_cpu_die(unsigned int cpu)
888 while (!cpu_dead[cpu]) {
889 if (--timeout == 0) {
890 printk("CPU %u refused to die!\n", cpu);
900 /* Core99 Macs (dual G4s and G5s) */
901 struct smp_ops_t core99_smp_ops = {
902 .message_pass = smp_mpic_message_pass,
903 .probe = smp_core99_probe,
904 .kick_cpu = smp_core99_kick_cpu,
905 .setup_cpu = smp_core99_setup_cpu,
906 .give_timebase = smp_core99_give_timebase,
907 .take_timebase = smp_core99_take_timebase,
908 #if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_PPC32)
909 .cpu_disable = smp_core99_cpu_disable,
910 .cpu_die = smp_core99_cpu_die,