2 * MPC8379E MDS Device Tree Source
4 * Copyright 2007 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "fsl,mpc8379emds";
16 compatible = "fsl,mpc8379emds","fsl,mpc837xmds";
35 d-cache-line-size = <32>;
36 i-cache-line-size = <32>;
37 d-cache-size = <32768>;
38 i-cache-size = <32768>;
39 timebase-frequency = <0>;
41 clock-frequency = <0>;
46 device_type = "memory";
47 reg = <0x00000000 0x20000000>; // 512MB at 0
53 compatible = "fsl,mpc8379-elbc", "fsl,elbc", "simple-bus";
54 reg = <0xe0005000 0x1000>;
55 interrupts = <77 0x8>;
56 interrupt-parent = <&ipic>;
58 // booting from NOR flash
59 ranges = <0 0x0 0xfe000000 0x02000000
60 1 0x0 0xf8000000 0x00008000
61 3 0x0 0xe0600000 0x00008000>;
66 compatible = "cfi-flash";
67 reg = <0 0x0 0x2000000>;
77 reg = <0x100000 0x800000>;
81 reg = <0x1d00000 0x200000>;
85 reg = <0x1f00000 0x100000>;
91 compatible = "fsl,mpc837xmds-bcsr";
97 compatible = "fsl,mpc8379-fcm-nand",
102 reg = <0x0 0x100000>;
107 reg = <0x100000 0x300000>;
111 reg = <0x400000 0x1c00000>;
117 #address-cells = <1>;
120 compatible = "simple-bus";
121 ranges = <0x0 0xe0000000 0x00100000>;
122 reg = <0xe0000000 0x00000200>;
126 compatible = "mpc83xx_wdt";
131 #address-cells = <1>;
134 compatible = "fsl-i2c";
135 reg = <0x3000 0x100>;
136 interrupts = <14 0x8>;
137 interrupt-parent = <&ipic>;
141 compatible = "dallas,ds1374";
143 interrupts = <19 0x8>;
144 interrupt-parent = <&ipic>;
149 #address-cells = <1>;
152 compatible = "fsl-i2c";
153 reg = <0x3100 0x100>;
154 interrupts = <15 0x8>;
155 interrupt-parent = <&ipic>;
161 compatible = "fsl,spi";
162 reg = <0x7000 0x1000>;
163 interrupts = <16 0x8>;
164 interrupt-parent = <&ipic>;
169 #address-cells = <1>;
171 compatible = "fsl,mpc8379-dma", "fsl,elo-dma";
173 ranges = <0 0x8100 0x1a8>;
174 interrupt-parent = <&ipic>;
178 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
181 interrupt-parent = <&ipic>;
185 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
188 interrupt-parent = <&ipic>;
192 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
195 interrupt-parent = <&ipic>;
199 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
202 interrupt-parent = <&ipic>;
208 compatible = "fsl-usb2-dr";
209 reg = <0x23000 0x1000>;
210 #address-cells = <1>;
212 interrupt-parent = <&ipic>;
213 interrupts = <38 0x8>;
219 #address-cells = <1>;
221 compatible = "fsl,gianfar-mdio";
222 reg = <0x24520 0x20>;
223 phy2: ethernet-phy@2 {
224 interrupt-parent = <&ipic>;
225 interrupts = <17 0x8>;
227 device_type = "ethernet-phy";
229 phy3: ethernet-phy@3 {
230 interrupt-parent = <&ipic>;
231 interrupts = <18 0x8>;
233 device_type = "ethernet-phy";
237 enet0: ethernet@24000 {
239 device_type = "network";
241 compatible = "gianfar";
242 reg = <0x24000 0x1000>;
243 local-mac-address = [ 00 00 00 00 00 00 ];
244 interrupts = <32 0x8 33 0x8 34 0x8>;
245 phy-connection-type = "mii";
246 interrupt-parent = <&ipic>;
247 phy-handle = <&phy2>;
250 enet1: ethernet@25000 {
252 device_type = "network";
254 compatible = "gianfar";
255 reg = <0x25000 0x1000>;
256 local-mac-address = [ 00 00 00 00 00 00 ];
257 interrupts = <35 0x8 36 0x8 37 0x8>;
258 phy-connection-type = "mii";
259 interrupt-parent = <&ipic>;
260 phy-handle = <&phy3>;
263 serial0: serial@4500 {
265 device_type = "serial";
266 compatible = "ns16550";
267 reg = <0x4500 0x100>;
268 clock-frequency = <0>;
269 interrupts = <9 0x8>;
270 interrupt-parent = <&ipic>;
273 serial1: serial@4600 {
275 device_type = "serial";
276 compatible = "ns16550";
277 reg = <0x4600 0x100>;
278 clock-frequency = <0>;
279 interrupts = <10 0x8>;
280 interrupt-parent = <&ipic>;
284 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
285 "fsl,sec2.1", "fsl,sec2.0";
286 reg = <0x30000 0x10000>;
287 interrupts = <11 0x8>;
288 interrupt-parent = <&ipic>;
289 fsl,num-channels = <4>;
290 fsl,channel-fifo-len = <24>;
291 fsl,exec-units-mask = <0x9fe>;
292 fsl,descriptor-types-mask = <0x3ab0ebf>;
297 compatible = "fsl,esdhc";
298 reg = <0x2e000 0x1000>;
299 interrupts = <42 0x8>;
300 interrupt-parent = <&ipic>;
304 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
305 reg = <0x18000 0x1000>;
306 interrupts = <44 0x8>;
307 interrupt-parent = <&ipic>;
311 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
312 reg = <0x19000 0x1000>;
313 interrupts = <45 0x8>;
314 interrupt-parent = <&ipic>;
318 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
319 reg = <0x1a000 0x1000>;
320 interrupts = <46 0x8>;
321 interrupt-parent = <&ipic>;
325 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
326 reg = <0x1b000 0x1000>;
327 interrupts = <47 0x8>;
328 interrupt-parent = <&ipic>;
332 * interrupts cell = <intr #, sense>
333 * sense values match linux IORESOURCE_IRQ_* defines:
334 * sense == 8: Level, low assertion
335 * sense == 2: Edge, high-to-low change
338 compatible = "fsl,ipic";
339 interrupt-controller;
340 #address-cells = <0>;
341 #interrupt-cells = <2>;
348 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
352 0x8800 0x0 0x0 0x1 &ipic 20 0x8
353 0x8800 0x0 0x0 0x2 &ipic 21 0x8
354 0x8800 0x0 0x0 0x3 &ipic 22 0x8
355 0x8800 0x0 0x0 0x4 &ipic 23 0x8
358 0x9000 0x0 0x0 0x1 &ipic 22 0x8
359 0x9000 0x0 0x0 0x2 &ipic 23 0x8
360 0x9000 0x0 0x0 0x3 &ipic 20 0x8
361 0x9000 0x0 0x0 0x4 &ipic 21 0x8
364 0x9800 0x0 0x0 0x1 &ipic 23 0x8
365 0x9800 0x0 0x0 0x2 &ipic 20 0x8
366 0x9800 0x0 0x0 0x3 &ipic 21 0x8
367 0x9800 0x0 0x0 0x4 &ipic 22 0x8
370 0xa800 0x0 0x0 0x1 &ipic 20 0x8
371 0xa800 0x0 0x0 0x2 &ipic 21 0x8
372 0xa800 0x0 0x0 0x3 &ipic 22 0x8
373 0xa800 0x0 0x0 0x4 &ipic 23 0x8
376 0xb000 0x0 0x0 0x1 &ipic 23 0x8
377 0xb000 0x0 0x0 0x2 &ipic 20 0x8
378 0xb000 0x0 0x0 0x3 &ipic 21 0x8
379 0xb000 0x0 0x0 0x4 &ipic 22 0x8
382 0xb800 0x0 0x0 0x1 &ipic 22 0x8
383 0xb800 0x0 0x0 0x2 &ipic 23 0x8
384 0xb800 0x0 0x0 0x3 &ipic 20 0x8
385 0xb800 0x0 0x0 0x4 &ipic 21 0x8
388 0xc000 0x0 0x0 0x1 &ipic 21 0x8
389 0xc000 0x0 0x0 0x2 &ipic 22 0x8
390 0xc000 0x0 0x0 0x3 &ipic 23 0x8
391 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
392 interrupt-parent = <&ipic>;
393 interrupts = <66 0x8>;
394 bus-range = <0x0 0x0>;
395 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
396 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
397 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
398 clock-frequency = <0>;
399 #interrupt-cells = <1>;
401 #address-cells = <3>;
402 reg = <0xe0008500 0x100 /* internal registers */
403 0xe0008300 0x8>; /* config space access registers */
404 compatible = "fsl,mpc8349-pci";