2 * MPC8610 HPCD Device Tree Source
4 * Copyright 2007-2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License Version 2 as published
8 * by the Free Software Foundation.
14 model = "MPC8610HPCD";
15 compatible = "fsl,MPC8610HPCD";
34 d-cache-line-size = <32>;
35 i-cache-line-size = <32>;
36 d-cache-size = <32768>; // L1
37 i-cache-size = <32768>; // L1
38 timebase-frequency = <0>; // From uboot
39 bus-frequency = <0>; // From uboot
40 clock-frequency = <0>; // From uboot
45 device_type = "memory";
46 reg = <0x00000000 0x20000000>; // 512M at 0x0
52 compatible = "fsl,mpc8610-elbc", "fsl,elbc", "simple-bus";
53 reg = <0xe0005000 0x1000>;
55 interrupt-parent = <&mpic>;
56 ranges = <0 0 0xf8000000 0x08000000
57 1 0 0xf0000000 0x08000000
58 2 0 0xe8400000 0x00008000
59 4 0 0xe8440000 0x00008000
60 5 0 0xe8480000 0x00008000
61 6 0 0xe84c0000 0x00008000
62 3 0 0xe8000000 0x00000020>;
65 compatible = "cfi-flash";
66 reg = <0 0 0x8000000>;
72 compatible = "cfi-flash";
73 reg = <1 0 0x8000000>;
79 compatible = "fsl,mpc8610-fcm-nand",
85 compatible = "fsl,mpc8610-fcm-nand",
91 compatible = "fsl,mpc8610-fcm-nand",
97 compatible = "fsl,mpc8610-fcm-nand",
103 compatible = "fsl,fpga-pixis";
109 #address-cells = <1>;
111 #interrupt-cells = <2>;
113 compatible = "fsl,mpc8610-immr", "simple-bus";
114 ranges = <0x0 0xe0000000 0x00100000>;
115 reg = <0xe0000000 0x1000>;
119 #address-cells = <1>;
122 compatible = "fsl-i2c";
123 reg = <0x3000 0x100>;
125 interrupt-parent = <&mpic>;
129 compatible = "cirrus,cs4270";
131 /* MCLK source is a stand-alone oscillator */
132 clock-frequency = <12288000>;
137 #address-cells = <1>;
140 compatible = "fsl-i2c";
141 reg = <0x3100 0x100>;
143 interrupt-parent = <&mpic>;
147 serial0: serial@4500 {
149 device_type = "serial";
150 compatible = "ns16550";
151 reg = <0x4500 0x100>;
152 clock-frequency = <0>;
154 interrupt-parent = <&mpic>;
157 serial1: serial@4600 {
159 device_type = "serial";
160 compatible = "ns16550";
161 reg = <0x4600 0x100>;
162 clock-frequency = <0>;
164 interrupt-parent = <&mpic>;
168 compatible = "fsl,diu";
171 interrupt-parent = <&mpic>;
174 mpic: interrupt-controller@40000 {
175 interrupt-controller;
176 #address-cells = <0>;
177 #interrupt-cells = <2>;
178 reg = <0x40000 0x40000>;
179 compatible = "chrp,open-pic";
180 device_type = "open-pic";
184 compatible = "fsl,mpc8610-msi", "fsl,mpic-msi";
185 reg = <0x41600 0x80>;
186 msi-available-ranges = <0 0x100>;
196 interrupt-parent = <&mpic>;
199 global-utilities@e0000 {
200 compatible = "fsl,mpc8610-guts";
201 reg = <0xe0000 0x1000>;
206 compatible = "fsl,mpc8610-wdt";
207 reg = <0xe4000 0x100>;
211 compatible = "fsl,mpc8610-ssi";
213 reg = <0x16000 0x100>;
214 interrupt-parent = <&mpic>;
216 fsl,mode = "i2s-slave";
217 codec-handle = <&cs4270>;
218 fsl,playback-dma = <&dma00>;
219 fsl,capture-dma = <&dma01>;
223 compatible = "fsl,mpc8610-ssi";
225 reg = <0x16100 0x100>;
226 interrupt-parent = <&mpic>;
231 #address-cells = <1>;
233 compatible = "fsl,mpc8610-dma", "fsl,eloplus-dma";
235 reg = <0x21300 0x4>; /* DMA general status register */
236 ranges = <0x0 0x21100 0x200>;
238 dma00: dma-channel@0 {
239 compatible = "fsl,mpc8610-dma-channel",
240 "fsl,ssi-dma-channel";
243 interrupt-parent = <&mpic>;
246 dma01: dma-channel@1 {
247 compatible = "fsl,mpc8610-dma-channel",
248 "fsl,ssi-dma-channel";
251 interrupt-parent = <&mpic>;
255 compatible = "fsl,mpc8610-dma-channel",
256 "fsl,eloplus-dma-channel";
259 interrupt-parent = <&mpic>;
263 compatible = "fsl,mpc8610-dma-channel",
264 "fsl,eloplus-dma-channel";
267 interrupt-parent = <&mpic>;
273 #address-cells = <1>;
275 compatible = "fsl,mpc8610-dma", "fsl,eloplus-dma";
277 reg = <0xc300 0x4>; /* DMA general status register */
278 ranges = <0x0 0xc100 0x200>;
281 compatible = "fsl,mpc8610-dma-channel",
282 "fsl,eloplus-dma-channel";
285 interrupt-parent = <&mpic>;
289 compatible = "fsl,mpc8610-dma-channel",
290 "fsl,eloplus-dma-channel";
293 interrupt-parent = <&mpic>;
297 compatible = "fsl,mpc8610-dma-channel",
298 "fsl,eloplus-dma-channel";
301 interrupt-parent = <&mpic>;
305 compatible = "fsl,mpc8610-dma-channel",
306 "fsl,eloplus-dma-channel";
309 interrupt-parent = <&mpic>;
318 compatible = "fsl,mpc8610-pci";
320 #interrupt-cells = <1>;
322 #address-cells = <3>;
323 reg = <0xe0008000 0x1000>;
325 ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x10000000
326 0x01000000 0x0 0x00000000 0xe1000000 0x0 0x00100000>;
327 clock-frequency = <33333333>;
328 interrupt-parent = <&mpic>;
330 interrupt-map-mask = <0xf800 0 0 7>;
333 0x8800 0 0 1 &mpic 4 1
334 0x8800 0 0 2 &mpic 5 1
335 0x8800 0 0 3 &mpic 6 1
336 0x8800 0 0 4 &mpic 7 1
339 0x9000 0 0 1 &mpic 5 1
340 0x9000 0 0 2 &mpic 6 1
341 0x9000 0 0 3 &mpic 7 1
342 0x9000 0 0 4 &mpic 4 1
346 pci1: pcie@e000a000 {
348 compatible = "fsl,mpc8641-pcie";
350 #interrupt-cells = <1>;
352 #address-cells = <3>;
353 reg = <0xe000a000 0x1000>;
355 ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
356 0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>;
357 clock-frequency = <33333333>;
358 interrupt-parent = <&mpic>;
360 interrupt-map-mask = <0xf800 0 0 7>;
364 0xd800 0 0 1 &mpic 2 1
367 0xe000 0 0 1 &mpic 1 1
368 0xe000 0 0 2 &mpic 1 1
369 0xe000 0 0 3 &mpic 1 1
370 0xe000 0 0 4 &mpic 1 1
373 0xf800 0 0 1 &mpic 3 2
374 0xf800 0 0 2 &mpic 0 1
380 #address-cells = <3>;
382 ranges = <0x02000000 0x0 0xa0000000
383 0x02000000 0x0 0xa0000000
385 0x01000000 0x0 0x00000000
386 0x01000000 0x0 0x00000000
391 #address-cells = <3>;
392 ranges = <0x02000000 0x0 0xa0000000
393 0x02000000 0x0 0xa0000000
395 0x01000000 0x0 0x00000000
396 0x01000000 0x0 0x00000000
402 #address-cells = <2>;
403 reg = <0xf000 0 0 0 0>;
404 ranges = <1 0 0x01000000 0 0
408 compatible = "pnpPNP,b00";
416 pci2: pcie@e0009000 {
417 #address-cells = <3>;
419 #interrupt-cells = <1>;
421 compatible = "fsl,mpc8641-pcie";
422 reg = <0xe0009000 0x00001000>;
423 ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
424 0x01000000 0 0x00000000 0xe2000000 0 0x00100000>;
426 interrupt-map-mask = <0xf800 0 0 7>;
427 interrupt-map = <0x0000 0 0 1 &mpic 4 1
428 0x0000 0 0 2 &mpic 5 1
429 0x0000 0 0 3 &mpic 6 1
430 0x0000 0 0 4 &mpic 7 1>;
431 interrupt-parent = <&mpic>;
433 clock-frequency = <33333333>;