2 * arch/ia64/kernel/entry.S
6 * Copyright (C) 1998-2003, 2005 Hewlett-Packard Co
7 * David Mosberger-Tang <davidm@hpl.hp.com>
8 * Copyright (C) 1999, 2002-2003
9 * Asit Mallick <Asit.K.Mallick@intel.com>
10 * Don Dugger <Don.Dugger@intel.com>
11 * Suresh Siddha <suresh.b.siddha@intel.com>
12 * Fenghua Yu <fenghua.yu@intel.com>
13 * Copyright (C) 1999 VA Linux Systems
14 * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
17 * ia64_switch_to now places correct virtual mapping in in TR2 for
18 * kernel stack. This allows us to handle interrupts without changing
21 * Jonathan Nicklin <nicklin@missioncriticallinux.com>
22 * Patrick O'Rourke <orourke@missioncriticallinux.com>
26 * Global (preserved) predicate usage on syscall entry/exit path:
35 #include <asm/asmmacro.h>
36 #include <asm/cache.h>
37 #include <asm/errno.h>
38 #include <asm/kregs.h>
39 #include <asm/asm-offsets.h>
40 #include <asm/pgtable.h>
41 #include <asm/percpu.h>
42 #include <asm/processor.h>
43 #include <asm/thread_info.h>
44 #include <asm/unistd.h>
49 * execve() is special because in case of success, we need to
50 * setup a null register window frame.
54 * Allocate 8 input registers since ptrace() may clobber them
56 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
57 alloc loc1=ar.pfs,8,2,4,0
60 mov out0=in0 // filename
61 ;; // stop bit between alloc and call
64 add out3=16,sp // regs
65 br.call.sptk.many rp=sys_execve
67 #ifdef CONFIG_IA32_SUPPORT
69 * Check if we're returning to ia32 mode. If so, we need to restore ia32 registers
72 adds r16=PT(CR_IPSR)+16,sp
77 mov ar.pfs=loc1 // restore ar.pfs
78 sxt4 r8=r8 // return 64-bit result
81 (p6) cmp.ne pKStk,pUStk=r0,r0 // a successful execve() lands us in user-mode...
83 (p6) mov ar.pfs=r0 // clear ar.pfs on success
84 (p7) br.ret.sptk.many rp
87 * In theory, we'd have to zap this state only to prevent leaking of
88 * security sensitive state (e.g., if current->mm->dumpable is zero). However,
89 * this executes in less than 20 cycles even on Itanium, so it's not worth
92 mov ar.unat=0; mov ar.lc=0
93 mov r4=0; mov f2=f0; mov b1=r0
94 mov r5=0; mov f3=f0; mov b2=r0
95 mov r6=0; mov f4=f0; mov b3=r0
96 mov r7=0; mov f5=f0; mov b4=r0
97 ldf.fill f12=[sp]; mov f13=f0; mov b5=r0
98 ldf.fill f14=[sp]; ldf.fill f15=[sp]; mov f16=f0
99 ldf.fill f17=[sp]; ldf.fill f18=[sp]; mov f19=f0
100 ldf.fill f20=[sp]; ldf.fill f21=[sp]; mov f22=f0
101 ldf.fill f23=[sp]; ldf.fill f24=[sp]; mov f25=f0
102 ldf.fill f26=[sp]; ldf.fill f27=[sp]; mov f28=f0
103 ldf.fill f29=[sp]; ldf.fill f30=[sp]; mov f31=f0
104 #ifdef CONFIG_IA32_SUPPORT
105 tbit.nz p6,p0=r16, IA64_PSR_IS_BIT
106 movl loc0=ia64_ret_from_ia32_execve
114 * sys_clone2(u64 flags, u64 ustack_base, u64 ustack_size, u64 parent_tidptr, u64 child_tidptr,
117 GLOBAL_ENTRY(sys_clone2)
119 * Allocate 8 input registers since ptrace() may clobber them
121 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
122 alloc r16=ar.pfs,8,2,6,0
124 adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
126 mov loc1=r16 // save ar.pfs across do_fork
130 tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
131 mov out4=in3 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
133 (p6) st8 [r2]=in5 // store TLS in r16 for copy_thread()
134 mov out5=in4 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
135 adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = ®s
136 mov out0=in0 // out0 = clone_flags
137 br.call.sptk.many rp=do_fork
139 adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
146 * sys_clone(u64 flags, u64 ustack_base, u64 parent_tidptr, u64 child_tidptr, u64 tls)
147 * Deprecated. Use sys_clone2() instead.
149 GLOBAL_ENTRY(sys_clone)
151 * Allocate 8 input registers since ptrace() may clobber them
153 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
154 alloc r16=ar.pfs,8,2,6,0
156 adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
158 mov loc1=r16 // save ar.pfs across do_fork
161 mov out3=16 // stacksize (compensates for 16-byte scratch area)
162 tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
163 mov out4=in2 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
165 (p6) st8 [r2]=in4 // store TLS in r13 (tp)
166 mov out5=in3 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
167 adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = ®s
168 mov out0=in0 // out0 = clone_flags
169 br.call.sptk.many rp=do_fork
171 adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
178 * prev_task <- ia64_switch_to(struct task_struct *next)
179 * With Ingo's new scheduler, interrupts are disabled when this routine gets
180 * called. The code starting at .map relies on this. The rest of the code
181 * doesn't care about the interrupt masking status.
183 GLOBAL_ENTRY(ia64_switch_to)
185 alloc r16=ar.pfs,1,0,0,0
189 adds r22=IA64_TASK_THREAD_KSP_OFFSET,r13
191 mov r27=IA64_KR(CURRENT_STACK)
192 adds r21=IA64_TASK_THREAD_KSP_OFFSET,in0
193 dep r20=0,in0,61,3 // physical address of "next"
195 st8 [r22]=sp // save kernel stack pointer of old task
196 shr.u r26=r20,IA64_GRANULE_SHIFT
200 * If we've already mapped this task's page, we can skip doing it again.
202 (p6) cmp.eq p7,p6=r26,r27
203 (p6) br.cond.dpnt .map
206 ld8 sp=[r21] // load kernel stack pointer of new task
207 mov IA64_KR(CURRENT)=in0 // update "current" application register
208 mov r8=r13 // return pointer to previously running task
209 mov r13=in0 // set "current" pointer
214 sync.i // ensure "fc"s done by this CPU are visible on other CPUs
216 br.ret.sptk.many rp // boogie on out in new context
219 rsm psr.ic // interrupts (psr.i) are already disabled here
223 or r23=r25,r20 // construct PA | page properties
224 mov r25=IA64_GRANULE_SHIFT<<2
227 mov cr.ifa=in0 // VA of next task...
229 mov r25=IA64_TR_CURRENT_STACK
230 mov IA64_KR(CURRENT_STACK)=r26 // remember last page we mapped...
232 itr.d dtr[r25]=r23 // wire in new mapping...
233 ssm psr.ic // reenable the psr.ic bit
240 * Note that interrupts are enabled during save_switch_stack and load_switch_stack. This
241 * means that we may get an interrupt with "sp" pointing to the new kernel stack while
242 * ar.bspstore is still pointing to the old kernel backing store area. Since ar.rsc,
243 * ar.rnat, ar.bsp, and ar.bspstore are all preserved by interrupts, this is not a
244 * problem. Also, we don't need to specify unwind information for preserved registers
245 * that are not modified in save_switch_stack as the right unwind information is already
246 * specified at the call-site of save_switch_stack.
252 * - b7 holds address to return to
253 * - rp (b0) holds return address to save
255 GLOBAL_ENTRY(save_switch_stack)
258 flushrs // flush dirty regs to backing store (must be first in insn group)
260 mov r17=ar.unat // preserve caller's
262 #ifdef CONFIG_ITANIUM
265 adds r14=SW(R4)+16,sp
267 st8.spill [r14]=r4,16 // spill r4
268 lfetch.fault.excl.nt1 [r3],128
270 lfetch.fault.excl.nt1 [r2],128
271 lfetch.fault.excl.nt1 [r3],128
273 lfetch.fault.excl [r2]
274 lfetch.fault.excl [r3]
275 adds r15=SW(R5)+16,sp
281 st8.spill [r14]=r4,SW(R6)-SW(R4) // spill r4 and prefetch offset 0x1c0
282 lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x010
284 lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x090
285 lfetch.fault.excl.nt1 [r2],128 // prefetch offset 0x190
287 lfetch.fault.excl.nt1 [r3] // prefetch offset 0x110
288 lfetch.fault.excl.nt1 [r2] // prefetch offset 0x210
289 adds r15=SW(R5)+16,sp
292 st8.spill [r15]=r5,SW(R7)-SW(R5) // spill r5
293 mov.m ar.rsc=0 // put RSE in mode: enforced lazy, little endian, pl 0
294 add r2=SW(F2)+16,sp // r2 = &sw->f2
296 st8.spill [r14]=r6,SW(B0)-SW(R6) // spill r6
297 mov.m r18=ar.fpsr // preserve fpsr
298 add r3=SW(F3)+16,sp // r3 = &sw->f3
305 st8.spill [r15]=r7,SW(B2)-SW(R7) // spill r7
308 // since we're done with the spills, read and save ar.unat:
310 mov.m r20=ar.bspstore
316 st8 [r14]=r21,SW(B1)-SW(B0) // save b0
317 st8 [r15]=r23,SW(B3)-SW(B2) // save b2
321 st8 [r14]=r22,SW(B4)-SW(B1) // save b1
322 st8 [r15]=r24,SW(AR_PFS)-SW(B3) // save b3
323 mov r21=ar.lc // I-unit
324 stf.spill [r2]=f12,32
325 stf.spill [r3]=f13,32
327 st8 [r14]=r25,SW(B5)-SW(B4) // save b4
328 st8 [r15]=r16,SW(AR_LC)-SW(AR_PFS) // save ar.pfs
329 stf.spill [r2]=f14,32
330 stf.spill [r3]=f15,32
332 st8 [r14]=r26 // save b5
333 st8 [r15]=r21 // save ar.lc
334 stf.spill [r2]=f16,32
335 stf.spill [r3]=f17,32
337 stf.spill [r2]=f18,32
338 stf.spill [r3]=f19,32
340 stf.spill [r2]=f20,32
341 stf.spill [r3]=f21,32
343 stf.spill [r2]=f22,32
344 stf.spill [r3]=f23,32
346 stf.spill [r2]=f24,32
347 stf.spill [r3]=f25,32
349 stf.spill [r2]=f26,32
350 stf.spill [r3]=f27,32
352 stf.spill [r2]=f28,32
353 stf.spill [r3]=f29,32
355 stf.spill [r2]=f30,SW(AR_UNAT)-SW(F30)
356 stf.spill [r3]=f31,SW(PR)-SW(F31)
357 add r14=SW(CALLER_UNAT)+16,sp
359 st8 [r2]=r29,SW(AR_RNAT)-SW(AR_UNAT) // save ar.unat
360 st8 [r14]=r17,SW(AR_FPSR)-SW(CALLER_UNAT) // save caller_unat
363 st8 [r2]=r19,SW(AR_BSPSTORE)-SW(AR_RNAT) // save ar.rnat
364 st8 [r3]=r21 // save predicate registers
366 st8 [r2]=r20 // save ar.bspstore
367 st8 [r14]=r18 // save fpsr
368 mov ar.rsc=3 // put RSE back into eager mode, pl 0
370 END(save_switch_stack)
374 * - "invala" MUST be done at call site (normally in DO_LOAD_SWITCH_STACK)
375 * - b7 holds address to return to
376 * - must not touch r8-r11
378 ENTRY(load_switch_stack)
383 lfetch.fault.nt1 [sp]
384 adds r2=SW(AR_BSPSTORE)+16,sp
385 adds r3=SW(AR_UNAT)+16,sp
386 mov ar.rsc=0 // put RSE into enforced lazy mode
387 adds r14=SW(CALLER_UNAT)+16,sp
388 adds r15=SW(AR_FPSR)+16,sp
390 ld8 r27=[r2],(SW(B0)-SW(AR_BSPSTORE)) // bspstore
391 ld8 r29=[r3],(SW(B1)-SW(AR_UNAT)) // unat
393 ld8 r21=[r2],16 // restore b0
394 ld8 r22=[r3],16 // restore b1
396 ld8 r23=[r2],16 // restore b2
397 ld8 r24=[r3],16 // restore b3
399 ld8 r25=[r2],16 // restore b4
400 ld8 r26=[r3],16 // restore b5
402 ld8 r16=[r2],(SW(PR)-SW(AR_PFS)) // ar.pfs
403 ld8 r17=[r3],(SW(AR_RNAT)-SW(AR_LC)) // ar.lc
405 ld8 r28=[r2] // restore pr
406 ld8 r30=[r3] // restore rnat
408 ld8 r18=[r14],16 // restore caller's unat
409 ld8 r19=[r15],24 // restore fpsr
417 ldf.fill f12=[r14],32
418 ldf.fill f13=[r15],32
420 ldf.fill f14=[r14],32
421 ldf.fill f15=[r15],32
423 ldf.fill f16=[r14],32
424 ldf.fill f17=[r15],32
426 ldf.fill f18=[r14],32
427 ldf.fill f19=[r15],32
430 ldf.fill f20=[r14],32
431 ldf.fill f21=[r15],32
434 ldf.fill f22=[r14],32
435 ldf.fill f23=[r15],32
439 mov ar.unat=r29 // establish unat holding the NaT bits for r4-r7
442 ldf.fill f24=[r14],32
443 ldf.fill f25=[r15],32
446 ldf.fill f26=[r14],32
447 ldf.fill f27=[r15],32
450 ldf.fill f28=[r14],32
451 ldf.fill f29=[r15],32
454 ldf.fill f30=[r14],32
455 ldf.fill f31=[r15],24
465 mov ar.unat=r18 // restore caller's unat
466 mov ar.rnat=r30 // must restore after bspstore but before rsc!
467 mov ar.fpsr=r19 // restore fpsr
468 mov ar.rsc=3 // put RSE back into eager mode, pl 0
470 END(load_switch_stack)
472 GLOBAL_ENTRY(prefetch_stack)
473 add r14 = -IA64_SWITCH_STACK_SIZE, sp
474 add r15 = IA64_TASK_THREAD_KSP_OFFSET, in0
476 ld8 r16 = [r15] // load next's stack pointer
477 lfetch.fault.excl [r14], 128
479 lfetch.fault.excl [r14], 128
480 lfetch.fault [r16], 128
482 lfetch.fault.excl [r14], 128
483 lfetch.fault [r16], 128
485 lfetch.fault.excl [r14], 128
486 lfetch.fault [r16], 128
488 lfetch.fault.excl [r14], 128
489 lfetch.fault [r16], 128
491 lfetch.fault [r16], 128
495 GLOBAL_ENTRY(kernel_execve)
496 mov r15=__NR_execve // put syscall number in place
497 break __BREAK_SYSCALL
502 mov r15=__NR_clone // put syscall number in place
503 break __BREAK_SYSCALL
508 * Invoke a system call, but do some tracing before and after the call.
509 * We MUST preserve the current register frame throughout this routine
510 * because some system calls (such as ia64_execve) directly
513 GLOBAL_ENTRY(ia64_trace_syscall)
514 PT_REGS_UNWIND_INFO(0)
516 * We need to preserve the scratch registers f6-f11 in case the system
519 adds r16=PT(F6)+16,sp
520 adds r17=PT(F7)+16,sp
522 stf.spill [r16]=f6,32
523 stf.spill [r17]=f7,32
525 stf.spill [r16]=f8,32
526 stf.spill [r17]=f9,32
530 br.call.sptk.many rp=syscall_trace_enter // give parent a chance to catch syscall args
531 adds r16=PT(F6)+16,sp
532 adds r17=PT(F7)+16,sp
542 // the syscall number may have changed, so re-load it and re-calculate the
543 // syscall entry-point:
544 adds r15=PT(R15)+16,sp // r15 = &pt_regs.r15 (syscall #)
547 mov r3=NR_syscalls - 1
550 movl r16=sys_call_table
552 shladd r20=r15,3,r16 // r20 = sys_call_table + 8*(syscall-1024)
555 (p6) ld8 r20=[r20] // load address of syscall entry point
556 (p7) movl r20=sys_ni_syscall
559 br.call.sptk.many rp=b6 // do the syscall
560 .strace_check_retval:
561 cmp.lt p6,p0=r8,r0 // syscall failed?
562 adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
563 adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
565 (p6) br.cond.sptk strace_error // syscall failed ->
566 ;; // avoid RAW on r10
568 .mem.offset 0,0; st8.spill [r2]=r8 // store return value in slot for r8
569 .mem.offset 8,0; st8.spill [r3]=r10 // clear error indication in slot for r10
570 br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
572 (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
573 (pUStk) rsm psr.i // disable interrupts
574 br.cond.sptk .work_pending_syscall_end
577 ld8 r3=[r2] // load pt_regs.r8
578 sub r9=0,r8 // negate return value to get errno value
580 cmp.ne p6,p0=r3,r0 // is pt_regs.r8!=0?
581 adds r3=16,r2 // r3=&pt_regs.r10
585 br.cond.sptk .strace_save_retval
586 END(ia64_trace_syscall)
589 * When traced and returning from sigreturn, we invoke syscall_trace but then
590 * go straight to ia64_leave_kernel rather than ia64_leave_syscall.
592 GLOBAL_ENTRY(ia64_strace_leave_kernel)
593 PT_REGS_UNWIND_INFO(0)
595 * Some versions of gas generate bad unwind info if the first instruction of a
596 * procedure doesn't go into the first slot of a bundle. This is a workaround.
600 br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
602 .ret4: br.cond.sptk ia64_leave_kernel
603 END(ia64_strace_leave_kernel)
605 GLOBAL_ENTRY(ia64_ret_from_clone)
606 PT_REGS_UNWIND_INFO(0)
608 * Some versions of gas generate bad unwind info if the first instruction of a
609 * procedure doesn't go into the first slot of a bundle. This is a workaround.
614 * We need to call schedule_tail() to complete the scheduling process.
615 * Called by ia64_switch_to() after do_fork()->copy_thread(). r8 contains the
616 * address of the previously executing task.
618 br.call.sptk.many rp=ia64_invoke_schedule_tail
621 adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
626 and r2=_TIF_SYSCALL_TRACEAUDIT,r2
629 (p6) br.cond.spnt .strace_check_retval
630 ;; // added stop bits to prevent r8 dependency
631 END(ia64_ret_from_clone)
633 GLOBAL_ENTRY(ia64_ret_from_syscall)
634 PT_REGS_UNWIND_INFO(0)
635 cmp.ge p6,p7=r8,r0 // syscall executed successfully?
636 adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
637 mov r10=r0 // clear error indication in r10
638 (p7) br.cond.spnt handle_syscall_error // handle potential syscall failure
639 END(ia64_ret_from_syscall)
642 * ia64_leave_syscall(): Same as ia64_leave_kernel, except that it doesn't
643 * need to switch to bank 0 and doesn't restore the scratch registers.
644 * To avoid leaking kernel bits, the scratch registers are set to
645 * the following known-to-be-safe values:
647 * r1: restored (global pointer)
649 * r3: 1 (when returning to user-level)
650 * r8-r11: restored (syscall return value(s))
651 * r12: restored (user-level stack pointer)
652 * r13: restored (user-level thread pointer)
653 * r14: set to __kernel_syscall_via_epc
654 * r15: restored (syscall #)
658 * r20: user-level ar.fpsr
661 * r23: user-level ar.bspstore
662 * r24: user-level ar.rnat
663 * r25: user-level ar.unat
664 * r26: user-level ar.pfs
665 * r27: user-level ar.rsc
667 * r29: user-level psr
668 * r30: user-level cfm
671 * pr: restored (user-level pr)
672 * b0: restored (user-level rp)
674 * b7: set to __kernel_syscall_via_epc
675 * ar.unat: restored (user-level ar.unat)
676 * ar.pfs: restored (user-level ar.pfs)
677 * ar.rsc: restored (user-level ar.rsc)
678 * ar.rnat: restored (user-level ar.rnat)
679 * ar.bspstore: restored (user-level ar.bspstore)
680 * ar.fpsr: restored (user-level ar.fpsr)
685 ENTRY(ia64_leave_syscall)
686 PT_REGS_UNWIND_INFO(0)
688 * work.need_resched etc. mustn't get changed by this CPU before it returns to
689 * user- or fsys-mode, hence we disable interrupts early on.
691 * p6 controls whether current_thread_info()->flags needs to be check for
692 * extra work. We always check for extra work when returning to user-level.
693 * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
694 * is 0. After extra work processing has been completed, execution
695 * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
696 * needs to be redone.
698 #ifdef CONFIG_PREEMPT
699 rsm psr.i // disable interrupts
700 cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
701 (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
703 .pred.rel.mutex pUStk,pKStk
704 (pKStk) ld4 r21=[r20] // r21 <- preempt_count
705 (pUStk) mov r21=0 // r21 <- 0
707 cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
708 #else /* !CONFIG_PREEMPT */
710 cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
711 (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
713 .work_processed_syscall:
714 #ifdef CONFIG_VIRT_CPU_ACCOUNTING
715 adds r2=PT(LOADRS)+16,r12
716 (pUStk) mov.m r22=ar.itc // fetch time at leave
717 adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
719 (p6) ld4 r31=[r18] // load current_thread_info()->flags
720 ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
721 adds r3=PT(AR_BSPSTORE)+16,r12 // deferred
724 adds r2=PT(LOADRS)+16,r12
725 adds r3=PT(AR_BSPSTORE)+16,r12
726 adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
728 (p6) ld4 r31=[r18] // load current_thread_info()->flags
729 ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
733 mov r16=ar.bsp // M2 get existing backing store pointer
734 ld8 r18=[r2],PT(R9)-PT(B6) // load b6
735 (p6) and r15=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
737 ld8 r23=[r3],PT(R11)-PT(AR_BSPSTORE) // load ar.bspstore (may be garbage)
738 (p6) cmp4.ne.unc p6,p0=r15, r0 // any special work pending?
739 (p6) br.cond.spnt .work_pending_syscall
741 // start restoring the state saved on the kernel stack (struct pt_regs):
742 ld8 r9=[r2],PT(CR_IPSR)-PT(R9)
743 ld8 r11=[r3],PT(CR_IIP)-PT(R11)
744 (pNonSys) break 0 // bug check: we shouldn't be here if pNonSys is TRUE!
746 invala // M0|1 invalidate ALAT
747 rsm psr.i | psr.ic // M2 turn off interrupts and interruption collection
748 cmp.eq p9,p0=r0,r0 // A set p9 to indicate that we should restore cr.ifs
750 ld8 r29=[r2],16 // M0|1 load cr.ipsr
751 ld8 r28=[r3],16 // M0|1 load cr.iip
752 #ifdef CONFIG_VIRT_CPU_ACCOUNTING
753 (pUStk) add r14=TI_AC_LEAVE+IA64_TASK_SIZE,r13
755 ld8 r30=[r2],16 // M0|1 load cr.ifs
756 ld8 r25=[r3],16 // M0|1 load ar.unat
757 (pUStk) add r15=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
760 mov r22=r0 // A clear r22
762 ld8 r30=[r2],16 // M0|1 load cr.ifs
763 ld8 r25=[r3],16 // M0|1 load ar.unat
764 (pUStk) add r14=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
767 ld8 r26=[r2],PT(B0)-PT(AR_PFS) // M0|1 load ar.pfs
768 (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
771 ld8 r21=[r2],PT(AR_RNAT)-PT(B0) // M0|1 load b0
772 ld8 r27=[r3],PT(PR)-PT(AR_RSC) // M0|1 load ar.rsc
773 mov f6=f0 // F clear f6
775 ld8 r24=[r2],PT(AR_FPSR)-PT(AR_RNAT) // M0|1 load ar.rnat (may be garbage)
776 ld8 r31=[r3],PT(R1)-PT(PR) // M0|1 load predicates
777 mov f7=f0 // F clear f7
779 ld8 r20=[r2],PT(R12)-PT(AR_FPSR) // M0|1 load ar.fpsr
780 ld8.fill r1=[r3],16 // M0|1 load r1
781 (pUStk) mov r17=1 // A
783 #ifdef CONFIG_VIRT_CPU_ACCOUNTING
784 (pUStk) st1 [r15]=r17 // M2|3
786 (pUStk) st1 [r14]=r17 // M2|3
788 ld8.fill r13=[r3],16 // M0|1
789 mov f8=f0 // F clear f8
791 ld8.fill r12=[r2] // M0|1 restore r12 (sp)
792 ld8.fill r15=[r3] // M0|1 restore r15
793 mov b6=r18 // I0 restore b6
795 LOAD_PHYS_STACK_REG_SIZE(r17)
796 mov f9=f0 // F clear f9
797 (pKStk) br.cond.dpnt.many skip_rbs_switch // B
799 srlz.d // M0 ensure interruption collection is off (for cover)
800 shr.u r18=r19,16 // I0|1 get byte size of existing "dirty" partition
801 cover // B add current frame into dirty partition & set cr.ifs
803 #ifdef CONFIG_VIRT_CPU_ACCOUNTING
804 mov r19=ar.bsp // M2 get new backing store pointer
805 st8 [r14]=r22 // M save time at leave
806 mov f10=f0 // F clear f10
808 mov r22=r0 // A clear r22
809 movl r14=__kernel_syscall_via_epc // X
812 mov r19=ar.bsp // M2 get new backing store pointer
813 mov f10=f0 // F clear f10
816 movl r14=__kernel_syscall_via_epc // X
819 mov.m ar.csd=r0 // M2 clear ar.csd
820 mov.m ar.ccv=r0 // M2 clear ar.ccv
821 mov b7=r14 // I0 clear b7 (hint with __kernel_syscall_via_epc)
823 mov.m ar.ssd=r0 // M2 clear ar.ssd
824 mov f11=f0 // F clear f11
825 br.cond.sptk.many rbs_switch // B
826 END(ia64_leave_syscall)
828 #ifdef CONFIG_IA32_SUPPORT
829 GLOBAL_ENTRY(ia64_ret_from_ia32_execve)
830 PT_REGS_UNWIND_INFO(0)
831 adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
832 adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
835 st8.spill [r2]=r8 // store return value in slot for r8 and set unat bit
837 st8.spill [r3]=r0 // clear error indication in slot for r10 and set unat bit
838 END(ia64_ret_from_ia32_execve)
840 #endif /* CONFIG_IA32_SUPPORT */
841 GLOBAL_ENTRY(ia64_leave_kernel)
842 PT_REGS_UNWIND_INFO(0)
844 * work.need_resched etc. mustn't get changed by this CPU before it returns to
845 * user- or fsys-mode, hence we disable interrupts early on.
847 * p6 controls whether current_thread_info()->flags needs to be check for
848 * extra work. We always check for extra work when returning to user-level.
849 * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
850 * is 0. After extra work processing has been completed, execution
851 * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
852 * needs to be redone.
854 #ifdef CONFIG_PREEMPT
855 rsm psr.i // disable interrupts
856 cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
857 (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
859 .pred.rel.mutex pUStk,pKStk
860 (pKStk) ld4 r21=[r20] // r21 <- preempt_count
861 (pUStk) mov r21=0 // r21 <- 0
863 cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
866 cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
867 (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
869 .work_processed_kernel:
870 adds r17=TI_FLAGS+IA64_TASK_SIZE,r13
872 (p6) ld4 r31=[r17] // load current_thread_info()->flags
873 adds r21=PT(PR)+16,r12
876 lfetch [r21],PT(CR_IPSR)-PT(PR)
877 adds r2=PT(B6)+16,r12
878 adds r3=PT(R16)+16,r12
881 ld8 r28=[r2],8 // load b6
882 adds r29=PT(R24)+16,r12
884 ld8.fill r16=[r3],PT(AR_CSD)-PT(R16)
885 adds r30=PT(AR_CCV)+16,r12
886 (p6) and r19=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
889 ld8 r15=[r30] // load ar.ccv
890 (p6) cmp4.ne.unc p6,p0=r19, r0 // any special work pending?
892 ld8 r29=[r2],16 // load b7
893 ld8 r30=[r3],16 // load ar.csd
894 (p6) br.cond.spnt .work_pending
896 ld8 r31=[r2],16 // load ar.ssd
900 ld8.fill r10=[r3],PT(R17)-PT(R10)
902 ld8.fill r11=[r2],PT(R18)-PT(R11)
913 rsm psr.i | psr.ic // initiate turning off of interrupt and interruption collection
914 invala // invalidate ALAT
930 ld8.fill r31=[r2],PT(F9)-PT(R31)
931 adds r3=PT(F10)-PT(F6),r3
933 ldf.fill f9=[r2],PT(F6)-PT(F9)
934 ldf.fill f10=[r3],PT(F8)-PT(F10)
936 ldf.fill f6=[r2],PT(F7)-PT(F6)
938 ldf.fill f7=[r2],PT(F11)-PT(F7)
941 srlz.d // ensure that inter. collection is off (VHPT is don't care, since text is pinned)
945 bsw.0 // switch back to bank 0 (no stop bit required beforehand...)
947 (pUStk) mov r18=IA64_KR(CURRENT)// M2 (12 cycle read latency)
948 adds r16=PT(CR_IPSR)+16,r12
949 adds r17=PT(CR_IIP)+16,r12
951 #ifdef CONFIG_VIRT_CPU_ACCOUNTING
952 .pred.rel.mutex pUStk,pKStk
953 (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
954 (pUStk) mov.m r22=ar.itc // M fetch time at leave
958 (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
963 ld8 r29=[r16],16 // load cr.ipsr
964 ld8 r28=[r17],16 // load cr.iip
966 ld8 r30=[r16],16 // load cr.ifs
967 ld8 r25=[r17],16 // load ar.unat
969 ld8 r26=[r16],16 // load ar.pfs
970 ld8 r27=[r17],16 // load ar.rsc
971 cmp.eq p9,p0=r0,r0 // set p9 to indicate that we should restore cr.ifs
973 ld8 r24=[r16],16 // load ar.rnat (may be garbage)
974 ld8 r23=[r17],16 // load ar.bspstore (may be garbage)
976 ld8 r31=[r16],16 // load predicates
977 ld8 r21=[r17],16 // load b0
979 ld8 r19=[r16],16 // load ar.rsc value for "loadrs"
980 ld8.fill r1=[r17],16 // load r1
982 ld8.fill r12=[r16],16
983 ld8.fill r13=[r17],16
984 #ifdef CONFIG_VIRT_CPU_ACCOUNTING
985 (pUStk) adds r3=TI_AC_LEAVE+IA64_TASK_SIZE,r18
987 (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18
990 ld8 r20=[r16],16 // ar.fpsr
991 ld8.fill r15=[r17],16
992 #ifdef CONFIG_VIRT_CPU_ACCOUNTING
993 (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18 // deferred
996 ld8.fill r14=[r16],16
1000 #ifdef CONFIG_VIRT_CPU_ACCOUNTING
1001 // mmi_ : ld8 st1 shr;; mmi_ : st8 st1 shr;;
1002 // mib : mov add br -> mib : ld8 add br
1003 // bbb_ : br nop cover;; mbb_ : mov br cover;;
1005 // no one require bsp in r16 if (pKStk) branch is selected.
1006 (pUStk) st8 [r3]=r22 // save time at leave
1007 (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
1008 shr.u r18=r19,16 // get byte size of existing "dirty" partition
1010 ld8.fill r3=[r16] // deferred
1011 LOAD_PHYS_STACK_REG_SIZE(r17)
1012 (pKStk) br.cond.dpnt skip_rbs_switch
1013 mov r16=ar.bsp // get existing backing store pointer
1016 (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
1017 shr.u r18=r19,16 // get byte size of existing "dirty" partition
1019 mov r16=ar.bsp // get existing backing store pointer
1020 LOAD_PHYS_STACK_REG_SIZE(r17)
1021 (pKStk) br.cond.dpnt skip_rbs_switch
1025 * Restore user backing store.
1027 * NOTE: alloc, loadrs, and cover can't be predicated.
1029 (pNonSys) br.cond.dpnt dont_preserve_current_frame
1030 cover // add current frame into dirty partition and set cr.ifs
1032 mov r19=ar.bsp // get new backing store pointer
1034 sub r16=r16,r18 // krbs = old bsp - size of dirty partition
1035 cmp.ne p9,p0=r0,r0 // clear p9 to skip restore of cr.ifs
1037 sub r19=r19,r16 // calculate total byte size of dirty partition
1038 add r18=64,r18 // don't force in0-in7 into memory...
1040 shl r19=r19,16 // shift size of dirty partition into loadrs position
1042 dont_preserve_current_frame:
1044 * To prevent leaking bits between the kernel and user-space,
1045 * we must clear the stacked registers in the "invalid" partition here.
1046 * Not pretty, but at least it's fast (3.34 registers/cycle on Itanium,
1047 * 5 registers/cycle on McKinley).
1049 # define pRecurse p6
1051 #ifdef CONFIG_ITANIUM
1056 alloc loc0=ar.pfs,2,Nregs-2,2,0
1057 shr.u loc1=r18,9 // RNaTslots <= floor(dirtySize / (64*8))
1058 sub r17=r17,r18 // r17 = (physStackedSize + 8) - dirtySize
1060 mov ar.rsc=r19 // load ar.rsc to be used for "loadrs"
1061 shladd in0=loc1,3,r17
1066 #ifdef CONFIG_ITANIUM
1069 alloc loc0=ar.pfs,2,Nregs-2,2,0
1070 cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
1071 add out0=-Nregs*8,in0
1073 add out1=1,in1 // increment recursion count
1075 nop.b 0 // can't do br.call here because of alloc (WAW on CFM)
1084 (pRecurse) br.call.sptk.many b0=rse_clear_invalid
1089 cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
1093 (pReturn) br.ret.sptk.many b0
1095 #else /* !CONFIG_ITANIUM */
1096 alloc loc0=ar.pfs,2,Nregs-2,2,0
1097 cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
1098 add out0=-Nregs*8,in0
1099 add out1=1,in1 // increment recursion count
1108 (pRecurse) br.call.dptk.few b0=rse_clear_invalid
1112 cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
1115 (pReturn) br.ret.dptk.many b0
1116 #endif /* !CONFIG_ITANIUM */
1120 alloc r17=ar.pfs,0,0,0,0 // drop current register frame
1125 mov ar.unat=r25 // M2
1126 (pKStk) extr.u r22=r22,21,1 // I0 extract current value of psr.pp from r22
1127 (pLvSys)mov r19=r0 // A clear r19 for leave_syscall, no-op otherwise
1129 (pUStk) mov ar.bspstore=r23 // M2
1130 (pKStk) dep r29=r22,r29,21,1 // I0 update ipsr.pp with psr.pp
1131 (pLvSys)mov r16=r0 // A clear r16 for leave_syscall, no-op otherwise
1133 mov cr.ipsr=r29 // M2
1134 mov ar.pfs=r26 // I0
1135 (pLvSys)mov r17=r0 // A clear r17 for leave_syscall, no-op otherwise
1137 (p9) mov cr.ifs=r30 // M2
1139 (pLvSys)mov r18=r0 // A clear r18 for leave_syscall, no-op otherwise
1141 mov ar.fpsr=r20 // M2
1142 mov cr.iip=r28 // M2
1145 (pUStk) mov ar.rnat=r24 // M2 must happen with RSE in lazy mode
1149 mov ar.rsc=r27 // M2
1155 * r20 = ¤t->thread_info->pre_count (if CONFIG_PREEMPT)
1156 * r31 = current->thread_info->flags
1158 * p6 = TRUE if work-pending-check needs to be redone
1160 * Interrupts are disabled on entry, reenabled depend on work, and
1163 .work_pending_syscall:
1170 tbit.z p6,p0=r31,TIF_NEED_RESCHED // is resched not needed?
1171 (p6) br.cond.sptk.few .notify
1172 #ifdef CONFIG_PREEMPT
1173 (pKStk) dep r21=-1,r0,PREEMPT_ACTIVE_BIT,1
1175 (pKStk) st4 [r20]=r21
1177 ssm psr.i // enable interrupts
1178 br.call.spnt.many rp=schedule
1179 .ret9: cmp.eq p6,p0=r0,r0 // p6 <- 1 (re-check)
1180 rsm psr.i // disable interrupts
1182 #ifdef CONFIG_PREEMPT
1183 (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
1185 (pKStk) st4 [r20]=r0 // preempt_count() <- 0
1187 (pLvSys)br.cond.sptk.few .work_pending_syscall_end
1188 br.cond.sptk.many .work_processed_kernel
1191 (pUStk) br.call.spnt.many rp=notify_resume_user
1192 .ret10: cmp.ne p6,p0=r0,r0 // p6 <- 0 (don't re-check)
1193 (pLvSys)br.cond.sptk.few .work_pending_syscall_end
1194 br.cond.sptk.many .work_processed_kernel
1196 .work_pending_syscall_end:
1197 adds r2=PT(R8)+16,r12
1198 adds r3=PT(R10)+16,r12
1202 br.cond.sptk.many .work_processed_syscall
1204 END(ia64_leave_kernel)
1206 ENTRY(handle_syscall_error)
1208 * Some system calls (e.g., ptrace, mmap) can return arbitrary values which could
1209 * lead us to mistake a negative return value as a failed syscall. Those syscall
1210 * must deposit a non-zero value in pt_regs.r8 to indicate an error. If
1211 * pt_regs.r8 is zero, we assume that the call completed successfully.
1213 PT_REGS_UNWIND_INFO(0)
1214 ld8 r3=[r2] // load pt_regs.r8
1216 cmp.eq p6,p7=r3,r0 // is pt_regs.r8==0?
1219 (p7) sub r8=0,r8 // negate return value to get errno
1220 br.cond.sptk ia64_leave_syscall
1221 END(handle_syscall_error)
1224 * Invoke schedule_tail(task) while preserving in0-in7, which may be needed
1225 * in case a system call gets restarted.
1227 GLOBAL_ENTRY(ia64_invoke_schedule_tail)
1228 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
1229 alloc loc1=ar.pfs,8,2,1,0
1231 mov out0=r8 // Address of previous task
1233 br.call.sptk.many rp=schedule_tail
1234 .ret11: mov ar.pfs=loc1
1237 END(ia64_invoke_schedule_tail)
1240 * Setup stack and call do_notify_resume_user(), keeping interrupts
1243 * Note that pSys and pNonSys need to be set up by the caller.
1244 * We declare 8 input registers so the system call args get preserved,
1245 * in case we need to restart a system call.
1247 ENTRY(notify_resume_user)
1248 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
1249 alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
1251 mov loc0=rp // save return address
1252 mov out0=0 // there is no "oldset"
1253 adds out1=8,sp // out1=&sigscratch->ar_pfs
1254 (pSys) mov out2=1 // out2==1 => we're in a syscall
1256 (pNonSys) mov out2=0 // out2==0 => not a syscall
1258 .spillsp ar.unat, 16
1259 st8 [sp]=r9,-16 // allocate space for ar.unat and save it
1260 st8 [out1]=loc1,-8 // save ar.pfs, out1=&sigscratch
1262 br.call.sptk.many rp=do_notify_resume_user
1264 adds sp=16,sp // pop scratch stack space
1266 ld8 r9=[sp] // load new unat from sigscratch->scratch_unat
1272 END(notify_resume_user)
1274 ENTRY(sys_rt_sigreturn)
1275 PT_REGS_UNWIND_INFO(0)
1277 * Allocate 8 input registers since ptrace() may clobber them
1279 alloc r2=ar.pfs,8,0,1,0
1284 cmp.eq pNonSys,pSys=r0,r0 // sigreturn isn't a normal syscall...
1287 * leave_kernel() restores f6-f11 from pt_regs, but since the streamlined
1288 * syscall-entry path does not save them we save them here instead. Note: we
1289 * don't need to save any other registers that are not saved by the stream-lined
1290 * syscall path, because restore_sigcontext() restores them.
1292 adds r16=PT(F6)+32,sp
1293 adds r17=PT(F7)+32,sp
1295 stf.spill [r16]=f6,32
1296 stf.spill [r17]=f7,32
1298 stf.spill [r16]=f8,32
1299 stf.spill [r17]=f9,32
1303 adds out0=16,sp // out0 = &sigscratch
1304 br.call.sptk.many rp=ia64_rt_sigreturn
1305 .ret19: .restore sp,0
1308 ld8 r9=[sp] // load new ar.unat
1309 mov.sptk b7=r8,ia64_leave_kernel
1313 END(sys_rt_sigreturn)
1315 GLOBAL_ENTRY(ia64_prepare_handle_unaligned)
1318 * r16 = fake ar.pfs, we simply need to make sure privilege is still 0
1321 DO_SAVE_SWITCH_STACK
1322 br.call.sptk.many rp=ia64_handle_unaligned // stack frame setup in ivt
1324 DO_LOAD_SWITCH_STACK
1325 br.cond.sptk.many rp // goes to ia64_leave_kernel
1326 END(ia64_prepare_handle_unaligned)
1329 // unw_init_running(void (*callback)(info, arg), void *arg)
1331 # define EXTRA_FRAME_SIZE ((UNW_FRAME_INFO_SIZE+15)&~15)
1333 GLOBAL_ENTRY(unw_init_running)
1334 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
1335 alloc loc1=ar.pfs,2,3,3,0
1340 DO_SAVE_SWITCH_STACK
1343 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
1344 .fframe IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE
1345 SWITCH_STACK_SAVES(EXTRA_FRAME_SIZE)
1346 adds sp=-EXTRA_FRAME_SIZE,sp
1349 adds out0=16,sp // &info
1350 mov out1=r13 // current
1351 adds out2=16+EXTRA_FRAME_SIZE,sp // &switch_stack
1352 br.call.sptk.many rp=unw_init_frame_info
1353 1: adds out0=16,sp // &info
1355 mov loc2=gp // save gp across indirect function call
1359 br.call.sptk.many rp=b6 // invoke the callback function
1360 1: mov gp=loc2 // restore gp
1362 // For now, we don't allow changing registers from within
1363 // unw_init_running; if we ever want to allow that, we'd
1364 // have to do a load_switch_stack here:
1366 adds sp=IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE,sp
1371 END(unw_init_running)
1375 .globl sys_call_table
1377 data8 sys_ni_syscall // This must be sys_ni_syscall! See ivt.S.
1378 data8 sys_exit // 1025
1383 data8 sys_creat // 1030
1388 data8 sys_fchdir // 1035
1393 data8 sys_lseek // 1040
1398 data8 sys_setuid // 1045
1403 data8 sys_sync // 1050
1408 data8 sys_mkdir // 1055
1413 data8 ia64_brk // 1060
1418 data8 sys_ioctl // 1065
1423 data8 sys_dup2 // 1070
1428 data8 sys_getresgid // 1075
1433 data8 sys_setpgid // 1080
1436 data8 sys_sethostname
1438 data8 sys_getrlimit // 1085
1440 data8 sys_gettimeofday
1441 data8 sys_settimeofday
1443 data8 sys_poll // 1090
1448 data8 sys_swapoff // 1095
1453 data8 sys_fchown // 1100
1454 data8 ia64_getpriority
1455 data8 sys_setpriority
1458 data8 sys_gettid // 1105
1463 data8 sys_msgsnd // 1110
1468 data8 sys_shmdt // 1115
1473 data8 sys_ni_syscall // 1120 /* was: ia64_oldstat */
1474 data8 sys_ni_syscall /* was: ia64_oldlstat */
1475 data8 sys_ni_syscall /* was: ia64_oldfstat */
1478 data8 sys_remap_file_pages // 1125
1482 data8 sys_setdomainname
1483 data8 sys_newuname // 1130
1485 data8 sys_ni_syscall /* was: ia64_create_module */
1486 data8 sys_init_module
1487 data8 sys_delete_module
1488 data8 sys_ni_syscall // 1135 /* was: sys_get_kernel_syms */
1489 data8 sys_ni_syscall /* was: sys_query_module */
1493 data8 sys_personality // 1140
1494 data8 sys_ni_syscall // sys_afs_syscall
1498 data8 sys_flock // 1145
1503 data8 sys_sysctl // 1150
1508 data8 sys_mprotect // 1155
1512 data8 sys_munlockall
1513 data8 sys_sched_getparam // 1160
1514 data8 sys_sched_setparam
1515 data8 sys_sched_getscheduler
1516 data8 sys_sched_setscheduler
1517 data8 sys_sched_yield
1518 data8 sys_sched_get_priority_max // 1165
1519 data8 sys_sched_get_priority_min
1520 data8 sys_sched_rr_get_interval
1522 data8 sys_nfsservctl
1523 data8 sys_prctl // 1170
1524 data8 sys_getpagesize
1526 data8 sys_pciconfig_read
1527 data8 sys_pciconfig_write
1528 data8 sys_perfmonctl // 1175
1529 data8 sys_sigaltstack
1530 data8 sys_rt_sigaction
1531 data8 sys_rt_sigpending
1532 data8 sys_rt_sigprocmask
1533 data8 sys_rt_sigqueueinfo // 1180
1534 data8 sys_rt_sigreturn
1535 data8 sys_rt_sigsuspend
1536 data8 sys_rt_sigtimedwait
1538 data8 sys_capget // 1185
1540 data8 sys_sendfile64
1541 data8 sys_ni_syscall // sys_getpmsg (STREAMS)
1542 data8 sys_ni_syscall // sys_putpmsg (STREAMS)
1543 data8 sys_socket // 1190
1548 data8 sys_getsockname // 1195
1549 data8 sys_getpeername
1550 data8 sys_socketpair
1553 data8 sys_recv // 1200
1556 data8 sys_setsockopt
1557 data8 sys_getsockopt
1558 data8 sys_sendmsg // 1205
1560 data8 sys_pivot_root
1563 data8 sys_newstat // 1210
1567 data8 sys_getdents64
1568 data8 sys_getunwind // 1215
1573 data8 sys_getxattr // 1220
1577 data8 sys_llistxattr
1578 data8 sys_flistxattr // 1225
1579 data8 sys_removexattr
1580 data8 sys_lremovexattr
1581 data8 sys_fremovexattr
1583 data8 sys_futex // 1230
1584 data8 sys_sched_setaffinity
1585 data8 sys_sched_getaffinity
1586 data8 sys_set_tid_address
1587 data8 sys_fadvise64_64
1588 data8 sys_tgkill // 1235
1589 data8 sys_exit_group
1590 data8 sys_lookup_dcookie
1592 data8 sys_io_destroy
1593 data8 sys_io_getevents // 1240
1596 data8 sys_epoll_create
1598 data8 sys_epoll_wait // 1245
1599 data8 sys_restart_syscall
1600 data8 sys_semtimedop
1601 data8 sys_timer_create
1602 data8 sys_timer_settime
1603 data8 sys_timer_gettime // 1250
1604 data8 sys_timer_getoverrun
1605 data8 sys_timer_delete
1606 data8 sys_clock_settime
1607 data8 sys_clock_gettime
1608 data8 sys_clock_getres // 1255
1609 data8 sys_clock_nanosleep
1613 data8 sys_get_mempolicy // 1260
1614 data8 sys_set_mempolicy
1617 data8 sys_mq_timedsend
1618 data8 sys_mq_timedreceive // 1265
1620 data8 sys_mq_getsetattr
1621 data8 sys_kexec_load
1622 data8 sys_ni_syscall // reserved for vserver
1623 data8 sys_waitid // 1270
1625 data8 sys_request_key
1627 data8 sys_ioprio_set
1628 data8 sys_ioprio_get // 1275
1629 data8 sys_move_pages
1630 data8 sys_inotify_init
1631 data8 sys_inotify_add_watch
1632 data8 sys_inotify_rm_watch
1633 data8 sys_migrate_pages // 1280
1638 data8 sys_futimesat // 1285
1639 data8 sys_newfstatat
1643 data8 sys_symlinkat // 1290
1644 data8 sys_readlinkat
1648 data8 sys_ppoll // 1295
1651 data8 sys_set_robust_list
1652 data8 sys_get_robust_list
1653 data8 sys_sync_file_range // 1300
1658 data8 sys_epoll_pwait // 1305
1661 data8 sys_ni_syscall
1663 data8 sys_timerfd_create // 1310
1664 data8 sys_timerfd_settime
1665 data8 sys_timerfd_gettime
1667 .org sys_call_table + 8*NR_syscalls // guard against failures to increase NR_syscalls