2 * sata_promise.c - Promise SATA
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
8 * Copyright 2003-2004 Red Hat, Inc.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
29 * Hardware information only available under NDA.
33 #include <linux/kernel.h>
34 #include <linux/module.h>
35 #include <linux/pci.h>
36 #include <linux/init.h>
37 #include <linux/blkdev.h>
38 #include <linux/delay.h>
39 #include <linux/interrupt.h>
40 #include <linux/sched.h>
41 #include <linux/device.h>
42 #include <scsi/scsi_host.h>
43 #include <scsi/scsi_cmnd.h>
44 #include <linux/libata.h>
46 #include "sata_promise.h"
48 #define DRV_NAME "sata_promise"
49 #define DRV_VERSION "1.03"
53 PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
54 PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
55 PDC_TBG_MODE = 0x41, /* TBG mode */
56 PDC_FLASH_CTL = 0x44, /* Flash control register */
57 PDC_PCI_CTL = 0x48, /* PCI control and status register */
58 PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
59 PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
60 PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
61 PDC_SLEW_CTL = 0x470, /* slew rate control reg */
63 PDC_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
64 (1<<8) | (1<<9) | (1<<10),
66 board_2037x = 0, /* FastTrak S150 TX2plus */
67 board_20319 = 1, /* FastTrak S150 TX4 */
68 board_20619 = 2, /* FastTrak TX4000 */
69 board_20771 = 3, /* FastTrak TX2300 */
71 PDC_HAS_PATA = (1 << 1), /* PDC20375 has PATA */
73 PDC_RESET = (1 << 11), /* HDMA reset */
75 PDC_COMMON_FLAGS = ATA_FLAG_NO_LEGACY | ATA_FLAG_SRST |
76 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI,
80 struct pdc_port_priv {
85 static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg);
86 static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
87 static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
88 static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
89 static void pdc_eng_timeout(struct ata_port *ap);
90 static int pdc_port_start(struct ata_port *ap);
91 static void pdc_port_stop(struct ata_port *ap);
92 static void pdc_pata_phy_reset(struct ata_port *ap);
93 static void pdc_sata_phy_reset(struct ata_port *ap);
94 static void pdc_qc_prep(struct ata_queued_cmd *qc);
95 static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
96 static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
97 static void pdc_irq_clear(struct ata_port *ap);
98 static int pdc_qc_issue_prot(struct ata_queued_cmd *qc);
101 static struct scsi_host_template pdc_ata_sht = {
102 .module = THIS_MODULE,
104 .ioctl = ata_scsi_ioctl,
105 .queuecommand = ata_scsi_queuecmd,
106 .eh_strategy_handler = ata_scsi_error,
107 .can_queue = ATA_DEF_QUEUE,
108 .this_id = ATA_SHT_THIS_ID,
109 .sg_tablesize = LIBATA_MAX_PRD,
110 .max_sectors = ATA_MAX_SECTORS,
111 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
112 .emulated = ATA_SHT_EMULATED,
113 .use_clustering = ATA_SHT_USE_CLUSTERING,
114 .proc_name = DRV_NAME,
115 .dma_boundary = ATA_DMA_BOUNDARY,
116 .slave_configure = ata_scsi_slave_config,
117 .bios_param = ata_std_bios_param,
120 static const struct ata_port_operations pdc_sata_ops = {
121 .port_disable = ata_port_disable,
122 .tf_load = pdc_tf_load_mmio,
123 .tf_read = ata_tf_read,
124 .check_status = ata_check_status,
125 .exec_command = pdc_exec_command_mmio,
126 .dev_select = ata_std_dev_select,
128 .phy_reset = pdc_sata_phy_reset,
130 .qc_prep = pdc_qc_prep,
131 .qc_issue = pdc_qc_issue_prot,
132 .eng_timeout = pdc_eng_timeout,
133 .irq_handler = pdc_interrupt,
134 .irq_clear = pdc_irq_clear,
136 .scr_read = pdc_sata_scr_read,
137 .scr_write = pdc_sata_scr_write,
138 .port_start = pdc_port_start,
139 .port_stop = pdc_port_stop,
140 .host_stop = ata_pci_host_stop,
143 static const struct ata_port_operations pdc_pata_ops = {
144 .port_disable = ata_port_disable,
145 .tf_load = pdc_tf_load_mmio,
146 .tf_read = ata_tf_read,
147 .check_status = ata_check_status,
148 .exec_command = pdc_exec_command_mmio,
149 .dev_select = ata_std_dev_select,
151 .phy_reset = pdc_pata_phy_reset,
153 .qc_prep = pdc_qc_prep,
154 .qc_issue = pdc_qc_issue_prot,
155 .eng_timeout = pdc_eng_timeout,
156 .irq_handler = pdc_interrupt,
157 .irq_clear = pdc_irq_clear,
159 .port_start = pdc_port_start,
160 .port_stop = pdc_port_stop,
161 .host_stop = ata_pci_host_stop,
164 static const struct ata_port_info pdc_port_info[] = {
168 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA,
169 .pio_mask = 0x1f, /* pio0-4 */
170 .mwdma_mask = 0x07, /* mwdma0-2 */
171 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
172 .port_ops = &pdc_sata_ops,
178 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA,
179 .pio_mask = 0x1f, /* pio0-4 */
180 .mwdma_mask = 0x07, /* mwdma0-2 */
181 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
182 .port_ops = &pdc_sata_ops,
188 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
189 .pio_mask = 0x1f, /* pio0-4 */
190 .mwdma_mask = 0x07, /* mwdma0-2 */
191 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
192 .port_ops = &pdc_pata_ops,
198 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA,
199 .pio_mask = 0x1f, /* pio0-4 */
200 .mwdma_mask = 0x07, /* mwdma0-2 */
201 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
202 .port_ops = &pdc_sata_ops,
206 static const struct pci_device_id pdc_ata_pci_tbl[] = {
207 { PCI_VENDOR_ID_PROMISE, 0x3371, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
209 { PCI_VENDOR_ID_PROMISE, 0x3570, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
211 { PCI_VENDOR_ID_PROMISE, 0x3571, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
213 { PCI_VENDOR_ID_PROMISE, 0x3373, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
215 { PCI_VENDOR_ID_PROMISE, 0x3375, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
217 { PCI_VENDOR_ID_PROMISE, 0x3376, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
219 { PCI_VENDOR_ID_PROMISE, 0x3574, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
221 { PCI_VENDOR_ID_PROMISE, 0x3d75, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
223 { PCI_VENDOR_ID_PROMISE, 0x3d73, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
226 { PCI_VENDOR_ID_PROMISE, 0x3318, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
228 { PCI_VENDOR_ID_PROMISE, 0x3319, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
230 { PCI_VENDOR_ID_PROMISE, 0x3519, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
232 { PCI_VENDOR_ID_PROMISE, 0x3d17, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
234 { PCI_VENDOR_ID_PROMISE, 0x3d18, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
237 { PCI_VENDOR_ID_PROMISE, 0x6629, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
240 { PCI_VENDOR_ID_PROMISE, 0x3570, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
242 { } /* terminate list */
246 static struct pci_driver pdc_ata_pci_driver = {
248 .id_table = pdc_ata_pci_tbl,
249 .probe = pdc_ata_init_one,
250 .remove = ata_pci_remove_one,
254 static int pdc_port_start(struct ata_port *ap)
256 struct device *dev = ap->host_set->dev;
257 struct pdc_port_priv *pp;
260 rc = ata_port_start(ap);
264 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
269 memset(pp, 0, sizeof(*pp));
271 pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
277 ap->private_data = pp;
289 static void pdc_port_stop(struct ata_port *ap)
291 struct device *dev = ap->host_set->dev;
292 struct pdc_port_priv *pp = ap->private_data;
294 ap->private_data = NULL;
295 dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
301 static void pdc_reset_port(struct ata_port *ap)
303 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr + PDC_CTLSTAT;
307 for (i = 11; i > 0; i--) {
320 readl(mmio); /* flush */
323 static void pdc_sata_phy_reset(struct ata_port *ap)
329 static void pdc_pata_phy_reset(struct ata_port *ap)
331 /* FIXME: add cable detect. Don't assume 40-pin cable */
332 ap->cbl = ATA_CBL_PATA40;
333 ap->udma_mask &= ATA_UDMA_MASK_40C;
340 static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
342 if (sc_reg > SCR_CONTROL)
344 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
348 static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
351 if (sc_reg > SCR_CONTROL)
353 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
356 static void pdc_qc_prep(struct ata_queued_cmd *qc)
358 struct pdc_port_priv *pp = qc->ap->private_data;
363 switch (qc->tf.protocol) {
368 case ATA_PROT_NODATA:
369 i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma,
370 qc->dev->devno, pp->pkt);
372 if (qc->tf.flags & ATA_TFLAG_LBA48)
373 i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
375 i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
377 pdc_pkt_footer(&qc->tf, pp->pkt, i);
385 static void pdc_eng_timeout(struct ata_port *ap)
387 struct ata_host_set *host_set = ap->host_set;
389 struct ata_queued_cmd *qc;
394 spin_lock_irqsave(&host_set->lock, flags);
396 qc = ata_qc_from_tag(ap, ap->active_tag);
398 printk(KERN_ERR "ata%u: BUG: timeout without command\n",
403 /* hack alert! We cannot use the supplied completion
404 * function from inside the ->eh_strategy_handler() thread.
405 * libata is the only user of ->eh_strategy_handler() in
406 * any kernel, so the default scsi_done() assumes it is
407 * not being called from the SCSI EH.
409 qc->scsidone = scsi_finish_command;
411 switch (qc->tf.protocol) {
413 case ATA_PROT_NODATA:
414 printk(KERN_ERR "ata%u: command timeout\n", ap->id);
415 drv_stat = ata_wait_idle(ap);
416 qc->err_mask |= __ac_err_mask(drv_stat);
421 drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
423 printk(KERN_ERR "ata%u: unknown timeout, cmd 0x%x stat 0x%x\n",
424 ap->id, qc->tf.command, drv_stat);
426 qc->err_mask |= ac_err_mask(drv_stat);
432 spin_unlock_irqrestore(&host_set->lock, flags);
436 static inline unsigned int pdc_host_intr( struct ata_port *ap,
437 struct ata_queued_cmd *qc)
439 unsigned int handled = 0;
441 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr + PDC_GLOBAL_CTL;
444 if (tmp & PDC_ERR_MASK) {
445 qc->err_mask |= AC_ERR_DEV;
449 switch (qc->tf.protocol) {
451 case ATA_PROT_NODATA:
452 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
458 ap->stats.idle_irq++;
465 static void pdc_irq_clear(struct ata_port *ap)
467 struct ata_host_set *host_set = ap->host_set;
468 void __iomem *mmio = host_set->mmio_base;
470 readl(mmio + PDC_INT_SEQMASK);
473 static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
475 struct ata_host_set *host_set = dev_instance;
479 unsigned int handled = 0;
480 void __iomem *mmio_base;
484 if (!host_set || !host_set->mmio_base) {
485 VPRINTK("QUICK EXIT\n");
489 mmio_base = host_set->mmio_base;
491 /* reading should also clear interrupts */
492 mask = readl(mmio_base + PDC_INT_SEQMASK);
494 if (mask == 0xffffffff) {
495 VPRINTK("QUICK EXIT 2\n");
498 mask &= 0xffff; /* only 16 tags possible */
500 VPRINTK("QUICK EXIT 3\n");
504 spin_lock(&host_set->lock);
506 writel(mask, mmio_base + PDC_INT_SEQMASK);
508 for (i = 0; i < host_set->n_ports; i++) {
509 VPRINTK("port %u\n", i);
510 ap = host_set->ports[i];
511 tmp = mask & (1 << (i + 1));
513 !(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))) {
514 struct ata_queued_cmd *qc;
516 qc = ata_qc_from_tag(ap, ap->active_tag);
517 if (qc && (!(qc->tf.ctl & ATA_NIEN)))
518 handled += pdc_host_intr(ap, qc);
522 spin_unlock(&host_set->lock);
526 return IRQ_RETVAL(handled);
529 static inline void pdc_packet_start(struct ata_queued_cmd *qc)
531 struct ata_port *ap = qc->ap;
532 struct pdc_port_priv *pp = ap->private_data;
533 unsigned int port_no = ap->port_no;
534 u8 seq = (u8) (port_no + 1);
536 VPRINTK("ENTER, ap %p\n", ap);
538 writel(0x00000001, ap->host_set->mmio_base + (seq * 4));
539 readl(ap->host_set->mmio_base + (seq * 4)); /* flush */
542 wmb(); /* flush PRD, pkt writes */
543 writel(pp->pkt_dma, (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
544 readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT); /* flush */
547 static int pdc_qc_issue_prot(struct ata_queued_cmd *qc)
549 switch (qc->tf.protocol) {
551 case ATA_PROT_NODATA:
552 pdc_packet_start(qc);
555 case ATA_PROT_ATAPI_DMA:
563 return ata_qc_issue_prot(qc);
566 static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
568 WARN_ON (tf->protocol == ATA_PROT_DMA ||
569 tf->protocol == ATA_PROT_NODATA);
574 static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
576 WARN_ON (tf->protocol == ATA_PROT_DMA ||
577 tf->protocol == ATA_PROT_NODATA);
578 ata_exec_command(ap, tf);
582 static void pdc_ata_setup_port(struct ata_ioports *port, unsigned long base)
584 port->cmd_addr = base;
585 port->data_addr = base;
587 port->error_addr = base + 0x4;
588 port->nsect_addr = base + 0x8;
589 port->lbal_addr = base + 0xc;
590 port->lbam_addr = base + 0x10;
591 port->lbah_addr = base + 0x14;
592 port->device_addr = base + 0x18;
594 port->status_addr = base + 0x1c;
595 port->altstatus_addr =
596 port->ctl_addr = base + 0x38;
600 static void pdc_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
602 void __iomem *mmio = pe->mmio_base;
606 * Except for the hotplug stuff, this is voodoo from the
607 * Promise driver. Label this entire section
608 * "TODO: figure out why we do this"
611 /* change FIFO_SHD to 8 dwords, enable BMR_BURST */
612 tmp = readl(mmio + PDC_FLASH_CTL);
613 tmp |= 0x12000; /* bit 16 (fifo 8 dw) and 13 (bmr burst?) */
614 writel(tmp, mmio + PDC_FLASH_CTL);
616 /* clear plug/unplug flags for all ports */
617 tmp = readl(mmio + PDC_SATA_PLUG_CSR);
618 writel(tmp | 0xff, mmio + PDC_SATA_PLUG_CSR);
620 /* mask plug/unplug ints */
621 tmp = readl(mmio + PDC_SATA_PLUG_CSR);
622 writel(tmp | 0xff0000, mmio + PDC_SATA_PLUG_CSR);
624 /* reduce TBG clock to 133 Mhz. */
625 tmp = readl(mmio + PDC_TBG_MODE);
626 tmp &= ~0x30000; /* clear bit 17, 16*/
627 tmp |= 0x10000; /* set bit 17:16 = 0:1 */
628 writel(tmp, mmio + PDC_TBG_MODE);
630 readl(mmio + PDC_TBG_MODE); /* flush */
633 /* adjust slew rate control register. */
634 tmp = readl(mmio + PDC_SLEW_CTL);
635 tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
636 tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
637 writel(tmp, mmio + PDC_SLEW_CTL);
640 static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
642 static int printed_version;
643 struct ata_probe_ent *probe_ent = NULL;
645 void __iomem *mmio_base;
646 unsigned int board_idx = (unsigned int) ent->driver_data;
647 int pci_dev_busy = 0;
650 if (!printed_version++)
651 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
654 * If this driver happens to only be useful on Apple's K2, then
655 * we should check that here as it has a normal Serverworks ID
657 rc = pci_enable_device(pdev);
661 rc = pci_request_regions(pdev, DRV_NAME);
667 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
669 goto err_out_regions;
670 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
672 goto err_out_regions;
674 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
675 if (probe_ent == NULL) {
677 goto err_out_regions;
680 memset(probe_ent, 0, sizeof(*probe_ent));
681 probe_ent->dev = pci_dev_to_dev(pdev);
682 INIT_LIST_HEAD(&probe_ent->node);
684 mmio_base = pci_iomap(pdev, 3, 0);
685 if (mmio_base == NULL) {
687 goto err_out_free_ent;
689 base = (unsigned long) mmio_base;
691 probe_ent->sht = pdc_port_info[board_idx].sht;
692 probe_ent->host_flags = pdc_port_info[board_idx].host_flags;
693 probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
694 probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
695 probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
696 probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
698 probe_ent->irq = pdev->irq;
699 probe_ent->irq_flags = SA_SHIRQ;
700 probe_ent->mmio_base = mmio_base;
702 pdc_ata_setup_port(&probe_ent->port[0], base + 0x200);
703 pdc_ata_setup_port(&probe_ent->port[1], base + 0x280);
705 probe_ent->port[0].scr_addr = base + 0x400;
706 probe_ent->port[1].scr_addr = base + 0x500;
708 /* notice 4-port boards */
711 probe_ent->n_ports = 4;
713 pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
714 pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
716 probe_ent->port[2].scr_addr = base + 0x600;
717 probe_ent->port[3].scr_addr = base + 0x700;
720 probe_ent->n_ports = 2;
723 probe_ent->n_ports = 2;
726 probe_ent->n_ports = 4;
728 pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
729 pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
731 probe_ent->port[2].scr_addr = base + 0x600;
732 probe_ent->port[3].scr_addr = base + 0x700;
739 pci_set_master(pdev);
741 /* initialize adapter */
742 pdc_host_init(board_idx, probe_ent);
744 /* FIXME: check ata_device_add return value */
745 ata_device_add(probe_ent);
753 pci_release_regions(pdev);
756 pci_disable_device(pdev);
761 static int __init pdc_ata_init(void)
763 return pci_module_init(&pdc_ata_pci_driver);
767 static void __exit pdc_ata_exit(void)
769 pci_unregister_driver(&pdc_ata_pci_driver);
773 MODULE_AUTHOR("Jeff Garzik");
774 MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
775 MODULE_LICENSE("GPL");
776 MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
777 MODULE_VERSION(DRV_VERSION);
779 module_init(pdc_ata_init);
780 module_exit(pdc_ata_exit);