1 /* pci_sun4v.c: SUN4V specific PCI controller support.
3 * Copyright (C) 2006, 2007, 2008 David S. Miller (davem@davemloft.net)
6 #include <linux/kernel.h>
7 #include <linux/types.h>
9 #include <linux/init.h>
10 #include <linux/slab.h>
11 #include <linux/interrupt.h>
12 #include <linux/percpu.h>
13 #include <linux/irq.h>
14 #include <linux/msi.h>
15 #include <linux/log2.h>
16 #include <linux/of_device.h>
18 #include <asm/iommu.h>
20 #include <asm/hypervisor.h>
24 #include "iommu_common.h"
26 #include "pci_sun4v.h"
28 #define DRIVER_NAME "pci_sun4v"
29 #define PFX DRIVER_NAME ": "
31 static unsigned long vpci_major = 1;
32 static unsigned long vpci_minor = 1;
34 #define PGLIST_NENTS (PAGE_SIZE / sizeof(u64))
37 struct device *dev; /* Device mapping is for. */
38 unsigned long prot; /* IOMMU page protections */
39 unsigned long entry; /* Index into IOTSB. */
40 u64 *pglist; /* List of physical pages */
41 unsigned long npages; /* Number of pages in list. */
44 static DEFINE_PER_CPU(struct iommu_batch, iommu_batch);
45 static int iommu_batch_initialized;
47 /* Interrupts must be disabled. */
48 static inline void iommu_batch_start(struct device *dev, unsigned long prot, unsigned long entry)
50 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
58 /* Interrupts must be disabled. */
59 static long iommu_batch_flush(struct iommu_batch *p)
61 struct pci_pbm_info *pbm = p->dev->archdata.host_controller;
62 unsigned long devhandle = pbm->devhandle;
63 unsigned long prot = p->prot;
64 unsigned long entry = p->entry;
65 u64 *pglist = p->pglist;
66 unsigned long npages = p->npages;
71 num = pci_sun4v_iommu_map(devhandle, HV_PCI_TSBID(0, entry),
72 npages, prot, __pa(pglist));
73 if (unlikely(num < 0)) {
74 if (printk_ratelimit())
75 printk("iommu_batch_flush: IOMMU map of "
76 "[%08lx:%08lx:%lx:%lx:%lx] failed with "
78 devhandle, HV_PCI_TSBID(0, entry),
79 npages, prot, __pa(pglist), num);
94 static inline void iommu_batch_new_entry(unsigned long entry)
96 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
98 if (p->entry + p->npages == entry)
100 if (p->entry != ~0UL)
101 iommu_batch_flush(p);
105 /* Interrupts must be disabled. */
106 static inline long iommu_batch_add(u64 phys_page)
108 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
110 BUG_ON(p->npages >= PGLIST_NENTS);
112 p->pglist[p->npages++] = phys_page;
113 if (p->npages == PGLIST_NENTS)
114 return iommu_batch_flush(p);
119 /* Interrupts must be disabled. */
120 static inline long iommu_batch_end(void)
122 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
124 BUG_ON(p->npages >= PGLIST_NENTS);
126 return iommu_batch_flush(p);
129 static void *dma_4v_alloc_coherent(struct device *dev, size_t size,
130 dma_addr_t *dma_addrp, gfp_t gfp)
132 unsigned long flags, order, first_page, npages, n;
139 size = IO_PAGE_ALIGN(size);
140 order = get_order(size);
141 if (unlikely(order >= MAX_ORDER))
144 npages = size >> IO_PAGE_SHIFT;
146 nid = dev->archdata.numa_node;
147 page = alloc_pages_node(nid, gfp, order);
151 first_page = (unsigned long) page_address(page);
152 memset((char *)first_page, 0, PAGE_SIZE << order);
154 iommu = dev->archdata.iommu;
156 spin_lock_irqsave(&iommu->lock, flags);
157 entry = iommu_range_alloc(dev, iommu, npages, NULL);
158 spin_unlock_irqrestore(&iommu->lock, flags);
160 if (unlikely(entry == DMA_ERROR_CODE))
161 goto range_alloc_fail;
163 *dma_addrp = (iommu->page_table_map_base +
164 (entry << IO_PAGE_SHIFT));
165 ret = (void *) first_page;
166 first_page = __pa(first_page);
168 local_irq_save(flags);
170 iommu_batch_start(dev,
171 (HV_PCI_MAP_ATTR_READ |
172 HV_PCI_MAP_ATTR_WRITE),
175 for (n = 0; n < npages; n++) {
176 long err = iommu_batch_add(first_page + (n * PAGE_SIZE));
177 if (unlikely(err < 0L))
181 if (unlikely(iommu_batch_end() < 0L))
184 local_irq_restore(flags);
189 /* Interrupts are disabled. */
190 spin_lock(&iommu->lock);
191 iommu_range_free(iommu, *dma_addrp, npages);
192 spin_unlock_irqrestore(&iommu->lock, flags);
195 free_pages(first_page, order);
199 static void dma_4v_free_coherent(struct device *dev, size_t size, void *cpu,
202 struct pci_pbm_info *pbm;
204 unsigned long flags, order, npages, entry;
207 npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT;
208 iommu = dev->archdata.iommu;
209 pbm = dev->archdata.host_controller;
210 devhandle = pbm->devhandle;
211 entry = ((dvma - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
213 spin_lock_irqsave(&iommu->lock, flags);
215 iommu_range_free(iommu, dvma, npages);
220 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
224 } while (npages != 0);
226 spin_unlock_irqrestore(&iommu->lock, flags);
228 order = get_order(size);
230 free_pages((unsigned long)cpu, order);
233 static dma_addr_t dma_4v_map_single(struct device *dev, void *ptr, size_t sz,
234 enum dma_data_direction direction)
237 unsigned long flags, npages, oaddr;
238 unsigned long i, base_paddr;
243 iommu = dev->archdata.iommu;
245 if (unlikely(direction == DMA_NONE))
248 oaddr = (unsigned long)ptr;
249 npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK);
250 npages >>= IO_PAGE_SHIFT;
252 spin_lock_irqsave(&iommu->lock, flags);
253 entry = iommu_range_alloc(dev, iommu, npages, NULL);
254 spin_unlock_irqrestore(&iommu->lock, flags);
256 if (unlikely(entry == DMA_ERROR_CODE))
259 bus_addr = (iommu->page_table_map_base +
260 (entry << IO_PAGE_SHIFT));
261 ret = bus_addr | (oaddr & ~IO_PAGE_MASK);
262 base_paddr = __pa(oaddr & IO_PAGE_MASK);
263 prot = HV_PCI_MAP_ATTR_READ;
264 if (direction != DMA_TO_DEVICE)
265 prot |= HV_PCI_MAP_ATTR_WRITE;
267 local_irq_save(flags);
269 iommu_batch_start(dev, prot, entry);
271 for (i = 0; i < npages; i++, base_paddr += IO_PAGE_SIZE) {
272 long err = iommu_batch_add(base_paddr);
273 if (unlikely(err < 0L))
276 if (unlikely(iommu_batch_end() < 0L))
279 local_irq_restore(flags);
284 if (printk_ratelimit())
286 return DMA_ERROR_CODE;
289 /* Interrupts are disabled. */
290 spin_lock(&iommu->lock);
291 iommu_range_free(iommu, bus_addr, npages);
292 spin_unlock_irqrestore(&iommu->lock, flags);
294 return DMA_ERROR_CODE;
297 static void dma_4v_unmap_single(struct device *dev, dma_addr_t bus_addr,
298 size_t sz, enum dma_data_direction direction)
300 struct pci_pbm_info *pbm;
302 unsigned long flags, npages;
306 if (unlikely(direction == DMA_NONE)) {
307 if (printk_ratelimit())
312 iommu = dev->archdata.iommu;
313 pbm = dev->archdata.host_controller;
314 devhandle = pbm->devhandle;
316 npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
317 npages >>= IO_PAGE_SHIFT;
318 bus_addr &= IO_PAGE_MASK;
320 spin_lock_irqsave(&iommu->lock, flags);
322 iommu_range_free(iommu, bus_addr, npages);
324 entry = (bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT;
328 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
332 } while (npages != 0);
334 spin_unlock_irqrestore(&iommu->lock, flags);
337 static int dma_4v_map_sg(struct device *dev, struct scatterlist *sglist,
338 int nelems, enum dma_data_direction direction)
340 struct scatterlist *s, *outs, *segstart;
341 unsigned long flags, handle, prot;
342 dma_addr_t dma_next = 0, dma_addr;
343 unsigned int max_seg_size;
344 unsigned long seg_boundary_size;
345 int outcount, incount, i;
347 unsigned long base_shift;
350 BUG_ON(direction == DMA_NONE);
352 iommu = dev->archdata.iommu;
353 if (nelems == 0 || !iommu)
356 prot = HV_PCI_MAP_ATTR_READ;
357 if (direction != DMA_TO_DEVICE)
358 prot |= HV_PCI_MAP_ATTR_WRITE;
360 outs = s = segstart = &sglist[0];
365 /* Init first segment length for backout at failure */
366 outs->dma_length = 0;
368 spin_lock_irqsave(&iommu->lock, flags);
370 iommu_batch_start(dev, prot, ~0UL);
372 max_seg_size = dma_get_max_seg_size(dev);
373 seg_boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
374 IO_PAGE_SIZE) >> IO_PAGE_SHIFT;
375 base_shift = iommu->page_table_map_base >> IO_PAGE_SHIFT;
376 for_each_sg(sglist, s, nelems, i) {
377 unsigned long paddr, npages, entry, out_entry = 0, slen;
385 /* Allocate iommu entries for that segment */
386 paddr = (unsigned long) SG_ENT_PHYS_ADDRESS(s);
387 npages = iommu_nr_pages(paddr, slen);
388 entry = iommu_range_alloc(dev, iommu, npages, &handle);
391 if (unlikely(entry == DMA_ERROR_CODE)) {
392 if (printk_ratelimit())
393 printk(KERN_INFO "iommu_alloc failed, iommu %p paddr %lx"
394 " npages %lx\n", iommu, paddr, npages);
395 goto iommu_map_failed;
398 iommu_batch_new_entry(entry);
400 /* Convert entry to a dma_addr_t */
401 dma_addr = iommu->page_table_map_base +
402 (entry << IO_PAGE_SHIFT);
403 dma_addr |= (s->offset & ~IO_PAGE_MASK);
405 /* Insert into HW table */
406 paddr &= IO_PAGE_MASK;
408 err = iommu_batch_add(paddr);
409 if (unlikely(err < 0L))
410 goto iommu_map_failed;
411 paddr += IO_PAGE_SIZE;
414 /* If we are in an open segment, try merging */
416 /* We cannot merge if:
417 * - allocated dma_addr isn't contiguous to previous allocation
419 if ((dma_addr != dma_next) ||
420 (outs->dma_length + s->length > max_seg_size) ||
421 (is_span_boundary(out_entry, base_shift,
422 seg_boundary_size, outs, s))) {
423 /* Can't merge: create a new segment */
426 outs = sg_next(outs);
428 outs->dma_length += s->length;
433 /* This is a new segment, fill entries */
434 outs->dma_address = dma_addr;
435 outs->dma_length = slen;
439 /* Calculate next page pointer for contiguous check */
440 dma_next = dma_addr + slen;
443 err = iommu_batch_end();
445 if (unlikely(err < 0L))
446 goto iommu_map_failed;
448 spin_unlock_irqrestore(&iommu->lock, flags);
450 if (outcount < incount) {
451 outs = sg_next(outs);
452 outs->dma_address = DMA_ERROR_CODE;
453 outs->dma_length = 0;
459 for_each_sg(sglist, s, nelems, i) {
460 if (s->dma_length != 0) {
461 unsigned long vaddr, npages;
463 vaddr = s->dma_address & IO_PAGE_MASK;
464 npages = iommu_nr_pages(s->dma_address, s->dma_length);
465 iommu_range_free(iommu, vaddr, npages);
467 s->dma_address = DMA_ERROR_CODE;
473 spin_unlock_irqrestore(&iommu->lock, flags);
478 static void dma_4v_unmap_sg(struct device *dev, struct scatterlist *sglist,
479 int nelems, enum dma_data_direction direction)
481 struct pci_pbm_info *pbm;
482 struct scatterlist *sg;
487 BUG_ON(direction == DMA_NONE);
489 iommu = dev->archdata.iommu;
490 pbm = dev->archdata.host_controller;
491 devhandle = pbm->devhandle;
493 spin_lock_irqsave(&iommu->lock, flags);
497 dma_addr_t dma_handle = sg->dma_address;
498 unsigned int len = sg->dma_length;
499 unsigned long npages, entry;
503 npages = iommu_nr_pages(dma_handle, len);
504 iommu_range_free(iommu, dma_handle, npages);
506 entry = ((dma_handle - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
510 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
519 spin_unlock_irqrestore(&iommu->lock, flags);
522 static void dma_4v_sync_single_for_cpu(struct device *dev,
523 dma_addr_t bus_addr, size_t sz,
524 enum dma_data_direction direction)
526 /* Nothing to do... */
529 static void dma_4v_sync_sg_for_cpu(struct device *dev,
530 struct scatterlist *sglist, int nelems,
531 enum dma_data_direction direction)
533 /* Nothing to do... */
536 static const struct dma_ops sun4v_dma_ops = {
537 .alloc_coherent = dma_4v_alloc_coherent,
538 .free_coherent = dma_4v_free_coherent,
539 .map_single = dma_4v_map_single,
540 .unmap_single = dma_4v_unmap_single,
541 .map_sg = dma_4v_map_sg,
542 .unmap_sg = dma_4v_unmap_sg,
543 .sync_single_for_cpu = dma_4v_sync_single_for_cpu,
544 .sync_sg_for_cpu = dma_4v_sync_sg_for_cpu,
547 static void __init pci_sun4v_scan_bus(struct pci_pbm_info *pbm,
548 struct device *parent)
550 struct property *prop;
551 struct device_node *dp;
554 prop = of_find_property(dp, "66mhz-capable", NULL);
555 pbm->is_66mhz_capable = (prop != NULL);
556 pbm->pci_bus = pci_scan_one_pbm(pbm, parent);
558 /* XXX register error interrupt handlers XXX */
561 static unsigned long __init probe_existing_entries(struct pci_pbm_info *pbm,
564 struct iommu_arena *arena = &iommu->arena;
565 unsigned long i, cnt = 0;
568 devhandle = pbm->devhandle;
569 for (i = 0; i < arena->limit; i++) {
570 unsigned long ret, io_attrs, ra;
572 ret = pci_sun4v_iommu_getmap(devhandle,
576 if (page_in_phys_avail(ra)) {
577 pci_sun4v_iommu_demap(devhandle,
578 HV_PCI_TSBID(0, i), 1);
581 __set_bit(i, arena->map);
589 static int __init pci_sun4v_iommu_init(struct pci_pbm_info *pbm)
591 static const u32 vdma_default[] = { 0x80000000, 0x80000000 };
592 struct iommu *iommu = pbm->iommu;
593 unsigned long num_tsb_entries, sz, tsbsize;
594 u32 dma_mask, dma_offset;
597 vdma = of_get_property(pbm->op->node, "virtual-dma", NULL);
601 if ((vdma[0] | vdma[1]) & ~IO_PAGE_MASK) {
602 printk(KERN_ERR PFX "Strange virtual-dma[%08x:%08x].\n",
607 dma_mask = (roundup_pow_of_two(vdma[1]) - 1UL);
608 num_tsb_entries = vdma[1] / IO_PAGE_SIZE;
609 tsbsize = num_tsb_entries * sizeof(iopte_t);
611 dma_offset = vdma[0];
613 /* Setup initial software IOMMU state. */
614 spin_lock_init(&iommu->lock);
615 iommu->ctx_lowest_free = 1;
616 iommu->page_table_map_base = dma_offset;
617 iommu->dma_addr_mask = dma_mask;
619 /* Allocate and initialize the free area map. */
620 sz = (num_tsb_entries + 7) / 8;
621 sz = (sz + 7UL) & ~7UL;
622 iommu->arena.map = kzalloc(sz, GFP_KERNEL);
623 if (!iommu->arena.map) {
624 printk(KERN_ERR PFX "Error, kmalloc(arena.map) failed.\n");
627 iommu->arena.limit = num_tsb_entries;
629 sz = probe_existing_entries(pbm, iommu);
631 printk("%s: Imported %lu TSB entries from OBP\n",
637 #ifdef CONFIG_PCI_MSI
638 struct pci_sun4v_msiq_entry {
640 #define MSIQ_VERSION_MASK 0xffffffff00000000UL
641 #define MSIQ_VERSION_SHIFT 32
642 #define MSIQ_TYPE_MASK 0x00000000000000ffUL
643 #define MSIQ_TYPE_SHIFT 0
644 #define MSIQ_TYPE_NONE 0x00
645 #define MSIQ_TYPE_MSG 0x01
646 #define MSIQ_TYPE_MSI32 0x02
647 #define MSIQ_TYPE_MSI64 0x03
648 #define MSIQ_TYPE_INTX 0x08
649 #define MSIQ_TYPE_NONE2 0xff
654 u64 req_id; /* bus/device/func */
655 #define MSIQ_REQID_BUS_MASK 0xff00UL
656 #define MSIQ_REQID_BUS_SHIFT 8
657 #define MSIQ_REQID_DEVICE_MASK 0x00f8UL
658 #define MSIQ_REQID_DEVICE_SHIFT 3
659 #define MSIQ_REQID_FUNC_MASK 0x0007UL
660 #define MSIQ_REQID_FUNC_SHIFT 0
664 /* The format of this value is message type dependent.
665 * For MSI bits 15:0 are the data from the MSI packet.
666 * For MSI-X bits 31:0 are the data from the MSI packet.
667 * For MSG, the message code and message routing code where:
668 * bits 39:32 is the bus/device/fn of the msg target-id
669 * bits 18:16 is the message routing code
670 * bits 7:0 is the message code
671 * For INTx the low order 2-bits are:
682 static int pci_sun4v_get_head(struct pci_pbm_info *pbm, unsigned long msiqid,
685 unsigned long err, limit;
687 err = pci_sun4v_msiq_gethead(pbm->devhandle, msiqid, head);
691 limit = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
692 if (unlikely(*head >= limit))
698 static int pci_sun4v_dequeue_msi(struct pci_pbm_info *pbm,
699 unsigned long msiqid, unsigned long *head,
702 struct pci_sun4v_msiq_entry *ep;
703 unsigned long err, type;
705 /* Note: void pointer arithmetic, 'head' is a byte offset */
706 ep = (pbm->msi_queues + ((msiqid - pbm->msiq_first) *
707 (pbm->msiq_ent_count *
708 sizeof(struct pci_sun4v_msiq_entry))) +
711 if ((ep->version_type & MSIQ_TYPE_MASK) == 0)
714 type = (ep->version_type & MSIQ_TYPE_MASK) >> MSIQ_TYPE_SHIFT;
715 if (unlikely(type != MSIQ_TYPE_MSI32 &&
716 type != MSIQ_TYPE_MSI64))
721 err = pci_sun4v_msi_setstate(pbm->devhandle,
722 ep->msi_data /* msi_num */,
727 /* Clear the entry. */
728 ep->version_type &= ~MSIQ_TYPE_MASK;
730 (*head) += sizeof(struct pci_sun4v_msiq_entry);
732 (pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry)))
738 static int pci_sun4v_set_head(struct pci_pbm_info *pbm, unsigned long msiqid,
743 err = pci_sun4v_msiq_sethead(pbm->devhandle, msiqid, head);
750 static int pci_sun4v_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid,
751 unsigned long msi, int is_msi64)
753 if (pci_sun4v_msi_setmsiq(pbm->devhandle, msi, msiqid,
755 HV_MSITYPE_MSI64 : HV_MSITYPE_MSI32)))
757 if (pci_sun4v_msi_setstate(pbm->devhandle, msi, HV_MSISTATE_IDLE))
759 if (pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_VALID))
764 static int pci_sun4v_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi)
766 unsigned long err, msiqid;
768 err = pci_sun4v_msi_getmsiq(pbm->devhandle, msi, &msiqid);
772 pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_INVALID);
777 static int pci_sun4v_msiq_alloc(struct pci_pbm_info *pbm)
779 unsigned long q_size, alloc_size, pages, order;
782 q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
783 alloc_size = (pbm->msiq_num * q_size);
784 order = get_order(alloc_size);
785 pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order);
787 printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n",
791 memset((char *)pages, 0, PAGE_SIZE << order);
792 pbm->msi_queues = (void *) pages;
794 for (i = 0; i < pbm->msiq_num; i++) {
795 unsigned long err, base = __pa(pages + (i * q_size));
796 unsigned long ret1, ret2;
798 err = pci_sun4v_msiq_conf(pbm->devhandle,
800 base, pbm->msiq_ent_count);
802 printk(KERN_ERR "MSI: msiq register fails (err=%lu)\n",
807 err = pci_sun4v_msiq_info(pbm->devhandle,
811 printk(KERN_ERR "MSI: Cannot read msiq (err=%lu)\n",
815 if (ret1 != base || ret2 != pbm->msiq_ent_count) {
816 printk(KERN_ERR "MSI: Bogus qconf "
817 "expected[%lx:%x] got[%lx:%lx]\n",
818 base, pbm->msiq_ent_count,
827 free_pages(pages, order);
831 static void pci_sun4v_msiq_free(struct pci_pbm_info *pbm)
833 unsigned long q_size, alloc_size, pages, order;
836 for (i = 0; i < pbm->msiq_num; i++) {
837 unsigned long msiqid = pbm->msiq_first + i;
839 (void) pci_sun4v_msiq_conf(pbm->devhandle, msiqid, 0UL, 0);
842 q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
843 alloc_size = (pbm->msiq_num * q_size);
844 order = get_order(alloc_size);
846 pages = (unsigned long) pbm->msi_queues;
848 free_pages(pages, order);
850 pbm->msi_queues = NULL;
853 static int pci_sun4v_msiq_build_irq(struct pci_pbm_info *pbm,
854 unsigned long msiqid,
855 unsigned long devino)
857 unsigned int virt_irq = sun4v_build_irq(pbm->devhandle, devino);
862 if (pci_sun4v_msiq_setstate(pbm->devhandle, msiqid, HV_MSIQSTATE_IDLE))
864 if (pci_sun4v_msiq_setvalid(pbm->devhandle, msiqid, HV_MSIQ_VALID))
870 static const struct sparc64_msiq_ops pci_sun4v_msiq_ops = {
871 .get_head = pci_sun4v_get_head,
872 .dequeue_msi = pci_sun4v_dequeue_msi,
873 .set_head = pci_sun4v_set_head,
874 .msi_setup = pci_sun4v_msi_setup,
875 .msi_teardown = pci_sun4v_msi_teardown,
876 .msiq_alloc = pci_sun4v_msiq_alloc,
877 .msiq_free = pci_sun4v_msiq_free,
878 .msiq_build_irq = pci_sun4v_msiq_build_irq,
881 static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
883 sparc64_pbm_msi_init(pbm, &pci_sun4v_msiq_ops);
885 #else /* CONFIG_PCI_MSI */
886 static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
889 #endif /* !(CONFIG_PCI_MSI) */
891 static int __init pci_sun4v_pbm_init(struct pci_pbm_info *pbm,
892 struct of_device *op, u32 devhandle)
894 struct device_node *dp = op->node;
897 pbm->numa_node = of_node_to_nid(dp);
899 pbm->pci_ops = &sun4v_pci_ops;
900 pbm->config_space_reg_bits = 12;
902 pbm->index = pci_num_pbms++;
906 pbm->devhandle = devhandle;
908 pbm->name = dp->full_name;
910 printk("%s: SUN4V PCI Bus Module\n", pbm->name);
911 printk("%s: On NUMA node %d\n", pbm->name, pbm->numa_node);
913 pci_determine_mem_io_space(pbm);
915 pci_get_pbm_props(pbm);
917 err = pci_sun4v_iommu_init(pbm);
921 pci_sun4v_msi_init(pbm);
923 pci_sun4v_scan_bus(pbm, &op->dev);
925 pbm->next = pci_pbm_root;
931 static int __devinit pci_sun4v_probe(struct of_device *op,
932 const struct of_device_id *match)
934 const struct linux_prom64_registers *regs;
935 static int hvapi_negotiated = 0;
936 struct pci_pbm_info *pbm;
937 struct device_node *dp;
944 if (!hvapi_negotiated++) {
945 err = sun4v_hvapi_register(HV_GRP_PCI,
950 printk(KERN_ERR PFX "Could not register hvapi, "
954 printk(KERN_INFO PFX "Registered hvapi major[%lu] minor[%lu]\n",
955 vpci_major, vpci_minor);
957 dma_ops = &sun4v_dma_ops;
960 regs = of_get_property(dp, "reg", NULL);
963 printk(KERN_ERR PFX "Could not find config registers\n");
966 devhandle = (regs->phys_addr >> 32UL) & 0x0fffffff;
969 if (!iommu_batch_initialized) {
970 for_each_possible_cpu(i) {
971 unsigned long page = get_zeroed_page(GFP_KERNEL);
976 per_cpu(iommu_batch, i).pglist = (u64 *) page;
978 iommu_batch_initialized = 1;
981 pbm = kzalloc(sizeof(*pbm), GFP_KERNEL);
983 printk(KERN_ERR PFX "Could not allocate pci_pbm_info\n");
987 iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL);
989 printk(KERN_ERR PFX "Could not allocate pbm iommu\n");
990 goto out_free_controller;
995 err = pci_sun4v_pbm_init(pbm, op, devhandle);
999 dev_set_drvdata(&op->dev, pbm);
1006 out_free_controller:
1013 static struct of_device_id __initdata pci_sun4v_match[] = {
1016 .compatible = "SUNW,sun4v-pci",
1021 static struct of_platform_driver pci_sun4v_driver = {
1022 .name = DRIVER_NAME,
1023 .match_table = pci_sun4v_match,
1024 .probe = pci_sun4v_probe,
1027 static int __init pci_sun4v_init(void)
1029 return of_register_driver(&pci_sun4v_driver, &of_bus_type);
1032 subsys_initcall(pci_sun4v_init);