2 * sata_promise.c - Promise SATA
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
8 * Copyright 2003-2004 Red Hat, Inc.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
29 * Hardware information only available under NDA.
33 #include <linux/kernel.h>
34 #include <linux/module.h>
35 #include <linux/pci.h>
36 #include <linux/init.h>
37 #include <linux/blkdev.h>
38 #include <linux/delay.h>
39 #include <linux/interrupt.h>
40 #include <linux/sched.h>
42 #include <scsi/scsi_host.h>
43 #include <linux/libata.h>
45 #include "sata_promise.h"
47 #define DRV_NAME "sata_promise"
48 #define DRV_VERSION "1.02"
52 PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
53 PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
54 PDC_TBG_MODE = 0x41, /* TBG mode */
55 PDC_FLASH_CTL = 0x44, /* Flash control register */
56 PDC_PCI_CTL = 0x48, /* PCI control and status register */
57 PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
58 PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
59 PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
60 PDC_SLEW_CTL = 0x470, /* slew rate control reg */
62 PDC_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
63 (1<<8) | (1<<9) | (1<<10),
65 board_2037x = 0, /* FastTrak S150 TX2plus */
66 board_20319 = 1, /* FastTrak S150 TX4 */
67 board_20619 = 2, /* FastTrak TX4000 */
69 PDC_HAS_PATA = (1 << 1), /* PDC20375 has PATA */
71 PDC_RESET = (1 << 11), /* HDMA reset */
75 struct pdc_port_priv {
80 static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg);
81 static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
82 static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
83 static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
84 static void pdc_eng_timeout(struct ata_port *ap);
85 static int pdc_port_start(struct ata_port *ap);
86 static void pdc_port_stop(struct ata_port *ap);
87 static void pdc_pata_phy_reset(struct ata_port *ap);
88 static void pdc_sata_phy_reset(struct ata_port *ap);
89 static void pdc_qc_prep(struct ata_queued_cmd *qc);
90 static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
91 static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
92 static void pdc_irq_clear(struct ata_port *ap);
93 static int pdc_qc_issue_prot(struct ata_queued_cmd *qc);
96 static Scsi_Host_Template pdc_ata_sht = {
97 .module = THIS_MODULE,
99 .ioctl = ata_scsi_ioctl,
100 .queuecommand = ata_scsi_queuecmd,
101 .eh_strategy_handler = ata_scsi_error,
102 .can_queue = ATA_DEF_QUEUE,
103 .this_id = ATA_SHT_THIS_ID,
104 .sg_tablesize = LIBATA_MAX_PRD,
105 .max_sectors = ATA_MAX_SECTORS,
106 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
107 .emulated = ATA_SHT_EMULATED,
108 .use_clustering = ATA_SHT_USE_CLUSTERING,
109 .proc_name = DRV_NAME,
110 .dma_boundary = ATA_DMA_BOUNDARY,
111 .slave_configure = ata_scsi_slave_config,
112 .bios_param = ata_std_bios_param,
116 static const struct ata_port_operations pdc_sata_ops = {
117 .port_disable = ata_port_disable,
118 .tf_load = pdc_tf_load_mmio,
119 .tf_read = ata_tf_read,
120 .check_status = ata_check_status,
121 .exec_command = pdc_exec_command_mmio,
122 .dev_select = ata_std_dev_select,
124 .phy_reset = pdc_sata_phy_reset,
126 .qc_prep = pdc_qc_prep,
127 .qc_issue = pdc_qc_issue_prot,
128 .eng_timeout = pdc_eng_timeout,
129 .irq_handler = pdc_interrupt,
130 .irq_clear = pdc_irq_clear,
132 .scr_read = pdc_sata_scr_read,
133 .scr_write = pdc_sata_scr_write,
134 .port_start = pdc_port_start,
135 .port_stop = pdc_port_stop,
136 .host_stop = ata_pci_host_stop,
139 static const struct ata_port_operations pdc_pata_ops = {
140 .port_disable = ata_port_disable,
141 .tf_load = pdc_tf_load_mmio,
142 .tf_read = ata_tf_read,
143 .check_status = ata_check_status,
144 .exec_command = pdc_exec_command_mmio,
145 .dev_select = ata_std_dev_select,
147 .phy_reset = pdc_pata_phy_reset,
149 .qc_prep = pdc_qc_prep,
150 .qc_issue = pdc_qc_issue_prot,
151 .eng_timeout = pdc_eng_timeout,
152 .irq_handler = pdc_interrupt,
153 .irq_clear = pdc_irq_clear,
155 .port_start = pdc_port_start,
156 .port_stop = pdc_port_stop,
157 .host_stop = ata_pci_host_stop,
160 static struct ata_port_info pdc_port_info[] = {
164 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
165 ATA_FLAG_SRST | ATA_FLAG_MMIO,
166 .pio_mask = 0x1f, /* pio0-4 */
167 .mwdma_mask = 0x07, /* mwdma0-2 */
168 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
169 .port_ops = &pdc_sata_ops,
175 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
176 ATA_FLAG_SRST | ATA_FLAG_MMIO,
177 .pio_mask = 0x1f, /* pio0-4 */
178 .mwdma_mask = 0x07, /* mwdma0-2 */
179 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
180 .port_ops = &pdc_sata_ops,
186 .host_flags = ATA_FLAG_NO_LEGACY | ATA_FLAG_SRST |
187 ATA_FLAG_MMIO | ATA_FLAG_SLAVE_POSS,
188 .pio_mask = 0x1f, /* pio0-4 */
189 .mwdma_mask = 0x07, /* mwdma0-2 */
190 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
191 .port_ops = &pdc_pata_ops,
195 static struct pci_device_id pdc_ata_pci_tbl[] = {
196 { PCI_VENDOR_ID_PROMISE, 0x3371, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
198 { PCI_VENDOR_ID_PROMISE, 0x3570, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
200 { PCI_VENDOR_ID_PROMISE, 0x3571, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
202 { PCI_VENDOR_ID_PROMISE, 0x3373, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
204 { PCI_VENDOR_ID_PROMISE, 0x3375, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
206 { PCI_VENDOR_ID_PROMISE, 0x3376, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
208 { PCI_VENDOR_ID_PROMISE, 0x3574, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
210 { PCI_VENDOR_ID_PROMISE, 0x3d75, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
212 { PCI_VENDOR_ID_PROMISE, 0x3d73, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
215 { PCI_VENDOR_ID_PROMISE, 0x3318, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
217 { PCI_VENDOR_ID_PROMISE, 0x3319, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
219 { PCI_VENDOR_ID_PROMISE, 0x3519, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
221 { PCI_VENDOR_ID_PROMISE, 0x3d17, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
223 { PCI_VENDOR_ID_PROMISE, 0x3d18, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
226 { PCI_VENDOR_ID_PROMISE, 0x6629, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
229 { } /* terminate list */
233 static struct pci_driver pdc_ata_pci_driver = {
235 .id_table = pdc_ata_pci_tbl,
236 .probe = pdc_ata_init_one,
237 .remove = ata_pci_remove_one,
241 static int pdc_port_start(struct ata_port *ap)
243 struct device *dev = ap->host_set->dev;
244 struct pdc_port_priv *pp;
247 rc = ata_port_start(ap);
251 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
256 memset(pp, 0, sizeof(*pp));
258 pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
264 ap->private_data = pp;
276 static void pdc_port_stop(struct ata_port *ap)
278 struct device *dev = ap->host_set->dev;
279 struct pdc_port_priv *pp = ap->private_data;
281 ap->private_data = NULL;
282 dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
288 static void pdc_reset_port(struct ata_port *ap)
290 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr + PDC_CTLSTAT;
294 for (i = 11; i > 0; i--) {
307 readl(mmio); /* flush */
310 static void pdc_sata_phy_reset(struct ata_port *ap)
316 static void pdc_pata_phy_reset(struct ata_port *ap)
318 /* FIXME: add cable detect. Don't assume 40-pin cable */
319 ap->cbl = ATA_CBL_PATA40;
320 ap->udma_mask &= ATA_UDMA_MASK_40C;
327 static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
329 if (sc_reg > SCR_CONTROL)
331 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
335 static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
338 if (sc_reg > SCR_CONTROL)
340 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
343 static void pdc_qc_prep(struct ata_queued_cmd *qc)
345 struct pdc_port_priv *pp = qc->ap->private_data;
350 switch (qc->tf.protocol) {
355 case ATA_PROT_NODATA:
356 i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma,
357 qc->dev->devno, pp->pkt);
359 if (qc->tf.flags & ATA_TFLAG_LBA48)
360 i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
362 i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
364 pdc_pkt_footer(&qc->tf, pp->pkt, i);
372 static void pdc_eng_timeout(struct ata_port *ap)
374 struct ata_host_set *host_set = ap->host_set;
376 struct ata_queued_cmd *qc;
381 spin_lock_irqsave(&host_set->lock, flags);
383 qc = ata_qc_from_tag(ap, ap->active_tag);
385 printk(KERN_ERR "ata%u: BUG: timeout without command\n",
390 /* hack alert! We cannot use the supplied completion
391 * function from inside the ->eh_strategy_handler() thread.
392 * libata is the only user of ->eh_strategy_handler() in
393 * any kernel, so the default scsi_done() assumes it is
394 * not being called from the SCSI EH.
396 qc->scsidone = scsi_finish_command;
398 switch (qc->tf.protocol) {
400 case ATA_PROT_NODATA:
401 printk(KERN_ERR "ata%u: command timeout\n", ap->id);
402 drv_stat = ata_wait_idle(ap);
403 ata_qc_complete(qc, __ac_err_mask(drv_stat));
407 drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
409 printk(KERN_ERR "ata%u: unknown timeout, cmd 0x%x stat 0x%x\n",
410 ap->id, qc->tf.command, drv_stat);
412 ata_qc_complete(qc, ac_err_mask(drv_stat));
417 spin_unlock_irqrestore(&host_set->lock, flags);
421 static inline unsigned int pdc_host_intr( struct ata_port *ap,
422 struct ata_queued_cmd *qc)
424 unsigned int handled = 0, err_mask = 0;
426 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr + PDC_GLOBAL_CTL;
429 if (tmp & PDC_ERR_MASK) {
430 err_mask = AC_ERR_DEV;
434 switch (qc->tf.protocol) {
436 case ATA_PROT_NODATA:
437 err_mask |= ac_err_mask(ata_wait_idle(ap));
438 ata_qc_complete(qc, err_mask);
443 ap->stats.idle_irq++;
450 static void pdc_irq_clear(struct ata_port *ap)
452 struct ata_host_set *host_set = ap->host_set;
453 void __iomem *mmio = host_set->mmio_base;
455 readl(mmio + PDC_INT_SEQMASK);
458 static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
460 struct ata_host_set *host_set = dev_instance;
464 unsigned int handled = 0;
465 void __iomem *mmio_base;
469 if (!host_set || !host_set->mmio_base) {
470 VPRINTK("QUICK EXIT\n");
474 mmio_base = host_set->mmio_base;
476 /* reading should also clear interrupts */
477 mask = readl(mmio_base + PDC_INT_SEQMASK);
479 if (mask == 0xffffffff) {
480 VPRINTK("QUICK EXIT 2\n");
483 mask &= 0xffff; /* only 16 tags possible */
485 VPRINTK("QUICK EXIT 3\n");
489 spin_lock(&host_set->lock);
491 writel(mask, mmio_base + PDC_INT_SEQMASK);
493 for (i = 0; i < host_set->n_ports; i++) {
494 VPRINTK("port %u\n", i);
495 ap = host_set->ports[i];
496 tmp = mask & (1 << (i + 1));
498 !(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))) {
499 struct ata_queued_cmd *qc;
501 qc = ata_qc_from_tag(ap, ap->active_tag);
502 if (qc && (!(qc->tf.ctl & ATA_NIEN)))
503 handled += pdc_host_intr(ap, qc);
507 spin_unlock(&host_set->lock);
511 return IRQ_RETVAL(handled);
514 static inline void pdc_packet_start(struct ata_queued_cmd *qc)
516 struct ata_port *ap = qc->ap;
517 struct pdc_port_priv *pp = ap->private_data;
518 unsigned int port_no = ap->port_no;
519 u8 seq = (u8) (port_no + 1);
521 VPRINTK("ENTER, ap %p\n", ap);
523 writel(0x00000001, ap->host_set->mmio_base + (seq * 4));
524 readl(ap->host_set->mmio_base + (seq * 4)); /* flush */
527 wmb(); /* flush PRD, pkt writes */
528 writel(pp->pkt_dma, (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
529 readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT); /* flush */
532 static int pdc_qc_issue_prot(struct ata_queued_cmd *qc)
534 switch (qc->tf.protocol) {
536 case ATA_PROT_NODATA:
537 pdc_packet_start(qc);
540 case ATA_PROT_ATAPI_DMA:
548 return ata_qc_issue_prot(qc);
551 static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
553 WARN_ON (tf->protocol == ATA_PROT_DMA ||
554 tf->protocol == ATA_PROT_NODATA);
559 static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
561 WARN_ON (tf->protocol == ATA_PROT_DMA ||
562 tf->protocol == ATA_PROT_NODATA);
563 ata_exec_command(ap, tf);
567 static void pdc_ata_setup_port(struct ata_ioports *port, unsigned long base)
569 port->cmd_addr = base;
570 port->data_addr = base;
572 port->error_addr = base + 0x4;
573 port->nsect_addr = base + 0x8;
574 port->lbal_addr = base + 0xc;
575 port->lbam_addr = base + 0x10;
576 port->lbah_addr = base + 0x14;
577 port->device_addr = base + 0x18;
579 port->status_addr = base + 0x1c;
580 port->altstatus_addr =
581 port->ctl_addr = base + 0x38;
585 static void pdc_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
587 void __iomem *mmio = pe->mmio_base;
591 * Except for the hotplug stuff, this is voodoo from the
592 * Promise driver. Label this entire section
593 * "TODO: figure out why we do this"
596 /* change FIFO_SHD to 8 dwords, enable BMR_BURST */
597 tmp = readl(mmio + PDC_FLASH_CTL);
598 tmp |= 0x12000; /* bit 16 (fifo 8 dw) and 13 (bmr burst?) */
599 writel(tmp, mmio + PDC_FLASH_CTL);
601 /* clear plug/unplug flags for all ports */
602 tmp = readl(mmio + PDC_SATA_PLUG_CSR);
603 writel(tmp | 0xff, mmio + PDC_SATA_PLUG_CSR);
605 /* mask plug/unplug ints */
606 tmp = readl(mmio + PDC_SATA_PLUG_CSR);
607 writel(tmp | 0xff0000, mmio + PDC_SATA_PLUG_CSR);
609 /* reduce TBG clock to 133 Mhz. */
610 tmp = readl(mmio + PDC_TBG_MODE);
611 tmp &= ~0x30000; /* clear bit 17, 16*/
612 tmp |= 0x10000; /* set bit 17:16 = 0:1 */
613 writel(tmp, mmio + PDC_TBG_MODE);
615 readl(mmio + PDC_TBG_MODE); /* flush */
618 /* adjust slew rate control register. */
619 tmp = readl(mmio + PDC_SLEW_CTL);
620 tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
621 tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
622 writel(tmp, mmio + PDC_SLEW_CTL);
625 static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
627 static int printed_version;
628 struct ata_probe_ent *probe_ent = NULL;
630 void __iomem *mmio_base;
631 unsigned int board_idx = (unsigned int) ent->driver_data;
632 int pci_dev_busy = 0;
635 if (!printed_version++)
636 printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
639 * If this driver happens to only be useful on Apple's K2, then
640 * we should check that here as it has a normal Serverworks ID
642 rc = pci_enable_device(pdev);
646 rc = pci_request_regions(pdev, DRV_NAME);
652 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
654 goto err_out_regions;
655 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
657 goto err_out_regions;
659 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
660 if (probe_ent == NULL) {
662 goto err_out_regions;
665 memset(probe_ent, 0, sizeof(*probe_ent));
666 probe_ent->dev = pci_dev_to_dev(pdev);
667 INIT_LIST_HEAD(&probe_ent->node);
669 mmio_base = pci_iomap(pdev, 3, 0);
670 if (mmio_base == NULL) {
672 goto err_out_free_ent;
674 base = (unsigned long) mmio_base;
676 probe_ent->sht = pdc_port_info[board_idx].sht;
677 probe_ent->host_flags = pdc_port_info[board_idx].host_flags;
678 probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
679 probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
680 probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
681 probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
683 probe_ent->irq = pdev->irq;
684 probe_ent->irq_flags = SA_SHIRQ;
685 probe_ent->mmio_base = mmio_base;
687 pdc_ata_setup_port(&probe_ent->port[0], base + 0x200);
688 pdc_ata_setup_port(&probe_ent->port[1], base + 0x280);
690 probe_ent->port[0].scr_addr = base + 0x400;
691 probe_ent->port[1].scr_addr = base + 0x500;
693 /* notice 4-port boards */
696 probe_ent->n_ports = 4;
698 pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
699 pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
701 probe_ent->port[2].scr_addr = base + 0x600;
702 probe_ent->port[3].scr_addr = base + 0x700;
705 probe_ent->n_ports = 2;
708 probe_ent->n_ports = 4;
710 pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
711 pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
713 probe_ent->port[2].scr_addr = base + 0x600;
714 probe_ent->port[3].scr_addr = base + 0x700;
721 pci_set_master(pdev);
723 /* initialize adapter */
724 pdc_host_init(board_idx, probe_ent);
726 /* FIXME: check ata_device_add return value */
727 ata_device_add(probe_ent);
735 pci_release_regions(pdev);
738 pci_disable_device(pdev);
743 static int __init pdc_ata_init(void)
745 return pci_module_init(&pdc_ata_pci_driver);
749 static void __exit pdc_ata_exit(void)
751 pci_unregister_driver(&pdc_ata_pci_driver);
755 MODULE_AUTHOR("Jeff Garzik");
756 MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
757 MODULE_LICENSE("GPL");
758 MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
759 MODULE_VERSION(DRV_VERSION);
761 module_init(pdc_ata_init);
762 module_exit(pdc_ata_exit);