2 * MPC8536 DS Device Tree Source
4 * Copyright 2008 Freescale Semiconductor, Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "fsl,mpc8536ds";
16 compatible = "fsl,mpc8536ds";
39 next-level-cache = <&L2>;
44 device_type = "memory";
45 reg = <00000000 00000000>; // Filled by U-Boot
52 compatible = "simple-bus";
53 ranges = <0x0 0xffe00000 0x100000>;
54 reg = <0xffe00000 0x1000>;
55 bus-frequency = <0>; // Filled out by uboot.
57 memory-controller@2000 {
58 compatible = "fsl,mpc8536-memory-controller";
59 reg = <0x2000 0x1000>;
60 interrupt-parent = <&mpic>;
61 interrupts = <18 0x2>;
64 L2: l2-cache-controller@20000 {
65 compatible = "fsl,mpc8536-l2-cache-controller";
66 reg = <0x20000 0x1000>;
67 interrupt-parent = <&mpic>;
68 interrupts = <16 0x2>;
75 compatible = "fsl-i2c";
77 interrupts = <43 0x2>;
78 interrupt-parent = <&mpic>;
86 compatible = "fsl-i2c";
88 interrupts = <43 0x2>;
89 interrupt-parent = <&mpic>;
92 compatible = "dallas,ds3232";
95 interrupt-parent = <&mpic>;
100 #address-cells = <1>;
102 compatible = "fsl,mpc8536-dma", "fsl,eloplus-dma";
104 ranges = <0 0x21100 0x200>;
107 compatible = "fsl,mpc8536-dma-channel",
108 "fsl,eloplus-dma-channel";
111 interrupt-parent = <&mpic>;
115 compatible = "fsl,mpc8536-dma-channel",
116 "fsl,eloplus-dma-channel";
119 interrupt-parent = <&mpic>;
123 compatible = "fsl,mpc8536-dma-channel",
124 "fsl,eloplus-dma-channel";
127 interrupt-parent = <&mpic>;
131 compatible = "fsl,mpc8536-dma-channel",
132 "fsl,eloplus-dma-channel";
135 interrupt-parent = <&mpic>;
141 #address-cells = <1>;
143 compatible = "fsl,gianfar-mdio";
144 reg = <0x24520 0x20>;
146 phy0: ethernet-phy@0 {
147 interrupt-parent = <&mpic>;
148 interrupts = <10 0x1>;
150 device_type = "ethernet-phy";
152 phy1: ethernet-phy@1 {
153 interrupt-parent = <&mpic>;
154 interrupts = <10 0x1>;
156 device_type = "ethernet-phy";
160 device_type = "tbi-phy";
165 #address-cells = <1>;
167 compatible = "fsl,gianfar-tbi";
168 reg = <0x26520 0x20>;
172 device_type = "tbi-phy";
177 compatible = "fsl,mpc8536-usb2-mph", "fsl-usb2-mph";
178 reg = <0x22000 0x1000>;
179 #address-cells = <1>;
181 interrupt-parent = <&mpic>;
182 interrupts = <28 0x2>;
187 compatible = "fsl,mpc8536-usb2-mph", "fsl-usb2-mph";
188 reg = <0x23000 0x1000>;
189 #address-cells = <1>;
191 interrupt-parent = <&mpic>;
192 interrupts = <46 0x2>;
196 enet0: ethernet@24000 {
198 device_type = "network";
200 compatible = "gianfar";
201 reg = <0x24000 0x1000>;
202 local-mac-address = [ 00 00 00 00 00 00 ];
203 interrupts = <29 2 30 2 34 2>;
204 interrupt-parent = <&mpic>;
205 tbi-handle = <&tbi0>;
206 phy-handle = <&phy1>;
207 phy-connection-type = "rgmii-id";
210 enet1: ethernet@26000 {
212 device_type = "network";
214 compatible = "gianfar";
215 reg = <0x26000 0x1000>;
216 local-mac-address = [ 00 00 00 00 00 00 ];
217 interrupts = <31 2 32 2 33 2>;
218 interrupt-parent = <&mpic>;
219 tbi-handle = <&tbi1>;
220 phy-handle = <&phy0>;
221 phy-connection-type = "rgmii-id";
225 compatible = "fsl,mpc8536-usb2-dr", "fsl-usb2-dr";
226 reg = <0x2b000 0x1000>;
227 #address-cells = <1>;
229 interrupt-parent = <&mpic>;
230 interrupts = <60 0x2>;
231 dr_mode = "peripheral";
235 serial0: serial@4500 {
237 device_type = "serial";
238 compatible = "ns16550";
239 reg = <0x4500 0x100>;
240 clock-frequency = <0>;
241 interrupts = <42 0x2>;
242 interrupt-parent = <&mpic>;
245 serial1: serial@4600 {
247 device_type = "serial";
248 compatible = "ns16550";
249 reg = <0x4600 0x100>;
250 clock-frequency = <0>;
251 interrupts = <42 0x2>;
252 interrupt-parent = <&mpic>;
256 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
257 "fsl,sec2.1", "fsl,sec2.0";
258 reg = <0x30000 0x10000>;
259 interrupts = <45 2 58 2>;
260 interrupt-parent = <&mpic>;
261 fsl,num-channels = <4>;
262 fsl,channel-fifo-len = <24>;
263 fsl,exec-units-mask = <0x9fe>;
264 fsl,descriptor-types-mask = <0x3ab0ebf>;
268 compatible = "fsl,mpc8536-sata", "fsl,pq-sata";
269 reg = <0x18000 0x1000>;
271 interrupts = <74 0x2>;
272 interrupt-parent = <&mpic>;
276 compatible = "fsl,mpc8536-sata", "fsl,pq-sata";
277 reg = <0x19000 0x1000>;
279 interrupts = <41 0x2>;
280 interrupt-parent = <&mpic>;
283 global-utilities@e0000 { //global utilities block
284 compatible = "fsl,mpc8548-guts";
285 reg = <0xe0000 0x1000>;
290 clock-frequency = <0>;
291 interrupt-controller;
292 #address-cells = <0>;
293 #interrupt-cells = <2>;
294 reg = <0x40000 0x40000>;
295 compatible = "chrp,open-pic";
296 device_type = "open-pic";
301 compatible = "fsl,mpc8536-msi", "fsl,mpic-msi";
302 reg = <0x41600 0x80>;
303 msi-available-ranges = <0 0x100>;
313 interrupt-parent = <&mpic>;
319 compatible = "fsl,mpc8540-pci";
321 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
324 /* IDSEL 0x11 J17 Slot 1 */
325 0x8800 0 0 1 &mpic 1 1
326 0x8800 0 0 2 &mpic 2 1
327 0x8800 0 0 3 &mpic 3 1
328 0x8800 0 0 4 &mpic 4 1>;
330 interrupt-parent = <&mpic>;
331 interrupts = <24 0x2>;
332 bus-range = <0 0xff>;
333 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x10000000
334 0x01000000 0 0x00000000 0xffc00000 0 0x00010000>;
335 clock-frequency = <66666666>;
336 #interrupt-cells = <1>;
338 #address-cells = <3>;
339 reg = <0xffe08000 0x1000>;
342 pci1: pcie@ffe09000 {
344 compatible = "fsl,mpc8548-pcie";
346 #interrupt-cells = <1>;
348 #address-cells = <3>;
349 reg = <0xffe09000 0x1000>;
350 bus-range = <0 0xff>;
351 ranges = <0x02000000 0 0x98000000 0x98000000 0 0x08000000
352 0x01000000 0 0x00000000 0xffc20000 0 0x00010000>;
353 clock-frequency = <33333333>;
354 interrupt-parent = <&mpic>;
355 interrupts = <25 0x2>;
356 interrupt-map-mask = <0xf800 0 0 7>;
367 #address-cells = <3>;
369 ranges = <0x02000000 0 0x98000000
370 0x02000000 0 0x98000000
373 0x01000000 0 0x00000000
374 0x01000000 0 0x00000000
379 pci2: pcie@ffe0a000 {
381 compatible = "fsl,mpc8548-pcie";
383 #interrupt-cells = <1>;
385 #address-cells = <3>;
386 reg = <0xffe0a000 0x1000>;
387 bus-range = <0 0xff>;
388 ranges = <0x02000000 0 0x90000000 0x90000000 0 0x08000000
389 0x01000000 0 0x00000000 0xffc10000 0 0x00010000>;
390 clock-frequency = <33333333>;
391 interrupt-parent = <&mpic>;
392 interrupts = <26 0x2>;
393 interrupt-map-mask = <0xf800 0 0 7>;
404 #address-cells = <3>;
406 ranges = <0x02000000 0 0x90000000
407 0x02000000 0 0x90000000
410 0x01000000 0 0x00000000
411 0x01000000 0 0x00000000
416 pci3: pcie@ffe0b000 {
418 compatible = "fsl,mpc8548-pcie";
420 #interrupt-cells = <1>;
422 #address-cells = <3>;
423 reg = <0xffe0b000 0x1000>;
424 bus-range = <0 0xff>;
425 ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x20000000
426 0x01000000 0 0x00000000 0xffc30000 0 0x00010000>;
427 clock-frequency = <33333333>;
428 interrupt-parent = <&mpic>;
429 interrupts = <27 0x2>;
430 interrupt-map-mask = <0xf800 0 0 7>;
435 0000 0 0 3 &mpic 10 1
436 0000 0 0 4 &mpic 11 1
442 #address-cells = <3>;
444 ranges = <0x02000000 0 0xa0000000
445 0x02000000 0 0xa0000000
448 0x01000000 0 0x00000000
449 0x01000000 0 0x00000000