1 /* Copyright 2008-2009 Broadcom Corporation
3 * Unless you and Broadcom execute a separate written software license
4 * agreement governing use of this software, this software is licensed to you
5 * under the terms of the GNU General Public License version 2, available
6 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
8 * Notwithstanding the above, under no circumstances may you combine this
9 * software in any way with any other Broadcom software provided under a
10 * license other than the GPL, without Broadcom's express prior written
13 * Written by Yaniv Rosner
17 #include <linux/kernel.h>
18 #include <linux/errno.h>
19 #include <linux/pci.h>
20 #include <linux/netdevice.h>
21 #include <linux/delay.h>
22 #include <linux/ethtool.h>
23 #include <linux/mutex.h>
27 /********************************************************/
29 #define ETH_OVREHEAD (ETH_HLEN + 8)/* 8 for CRC + VLAN*/
30 #define ETH_MIN_PACKET_SIZE 60
31 #define ETH_MAX_PACKET_SIZE 1500
32 #define ETH_MAX_JUMBO_PACKET_SIZE 9600
33 #define MDIO_ACCESS_TIMEOUT 1000
34 #define BMAC_CONTROL_RX_ENABLE 2
36 /***********************************************************/
37 /* Shortcut definitions */
38 /***********************************************************/
40 #define NIG_STATUS_XGXS0_LINK10G \
41 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
42 #define NIG_STATUS_XGXS0_LINK_STATUS \
43 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
44 #define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
45 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
46 #define NIG_STATUS_SERDES0_LINK_STATUS \
47 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
48 #define NIG_MASK_MI_INT \
49 NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
50 #define NIG_MASK_XGXS0_LINK10G \
51 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
52 #define NIG_MASK_XGXS0_LINK_STATUS \
53 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
54 #define NIG_MASK_SERDES0_LINK_STATUS \
55 NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
57 #define MDIO_AN_CL73_OR_37_COMPLETE \
58 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
59 MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
61 #define XGXS_RESET_BITS \
62 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
63 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
64 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
65 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
66 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
68 #define SERDES_RESET_BITS \
69 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
70 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
71 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
72 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
74 #define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
75 #define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
76 #define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
77 #define AUTONEG_PARALLEL \
78 SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
79 #define AUTONEG_SGMII_FIBER_AUTODET \
80 SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
81 #define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
83 #define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
84 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
85 #define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
86 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
87 #define GP_STATUS_SPEED_MASK \
88 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
89 #define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
90 #define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
91 #define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
92 #define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
93 #define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
94 #define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
95 #define GP_STATUS_10G_HIG \
96 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
97 #define GP_STATUS_10G_CX4 \
98 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
99 #define GP_STATUS_12G_HIG \
100 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG
101 #define GP_STATUS_12_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G
102 #define GP_STATUS_13G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G
103 #define GP_STATUS_15G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G
104 #define GP_STATUS_16G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G
105 #define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
106 #define GP_STATUS_10G_KX4 \
107 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
109 #define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
110 #define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
111 #define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
112 #define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
113 #define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
114 #define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
115 #define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
116 #define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
117 #define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
118 #define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
119 #define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
120 #define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
121 #define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
122 #define LINK_12GTFD LINK_STATUS_SPEED_AND_DUPLEX_12GTFD
123 #define LINK_12GXFD LINK_STATUS_SPEED_AND_DUPLEX_12GXFD
124 #define LINK_12_5GTFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD
125 #define LINK_12_5GXFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD
126 #define LINK_13GTFD LINK_STATUS_SPEED_AND_DUPLEX_13GTFD
127 #define LINK_13GXFD LINK_STATUS_SPEED_AND_DUPLEX_13GXFD
128 #define LINK_15GTFD LINK_STATUS_SPEED_AND_DUPLEX_15GTFD
129 #define LINK_15GXFD LINK_STATUS_SPEED_AND_DUPLEX_15GXFD
130 #define LINK_16GTFD LINK_STATUS_SPEED_AND_DUPLEX_16GTFD
131 #define LINK_16GXFD LINK_STATUS_SPEED_AND_DUPLEX_16GXFD
133 #define PHY_XGXS_FLAG 0x1
134 #define PHY_SGMII_FLAG 0x2
135 #define PHY_SERDES_FLAG 0x4
138 #define SFP_EEPROM_CON_TYPE_ADDR 0x2
139 #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
140 #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
142 #define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
143 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
144 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
145 #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
146 #define SFP_EEPROM_VENDOR_NAME_SIZE 16
147 #define SFP_EEPROM_OPTIONS_ADDR 0x40
148 #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
149 #define SFP_EEPROM_OPTIONS_SIZE 2
151 #define SFP_MODULE_TYPE_UNKNOWN 0x0
152 #define SFP_MODULE_TYPE_LC 0x1
153 #define SFP_MODULE_TYPE_ACTIVE_COPPER_CABLE 0x2
154 #define SFP_MODULE_TYPE_PASSIVE_COPPER_CABLE 0x3
156 #define SFP_LIMITING_MODE_VALUE 0x0044
157 /**********************************************************/
159 /**********************************************************/
160 #define CL45_WR_OVER_CL22(_bp, _port, _phy_addr, _bank, _addr, _val) \
161 bnx2x_cl45_write(_bp, _port, 0, _phy_addr, \
162 DEFAULT_PHY_DEV_ADDR, \
163 (_bank + (_addr & 0xf)), \
166 #define CL45_RD_OVER_CL22(_bp, _port, _phy_addr, _bank, _addr, _val) \
167 bnx2x_cl45_read(_bp, _port, 0, _phy_addr, \
168 DEFAULT_PHY_DEV_ADDR, \
169 (_bank + (_addr & 0xf)), \
172 static void bnx2x_set_serdes_access(struct link_params *params)
174 struct bnx2x *bp = params->bp;
175 u32 emac_base = (params->port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
177 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + params->port*0x10, 1);
178 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
180 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
183 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + params->port*0x10, 0);
185 static void bnx2x_set_phy_mdio(struct link_params *params, u8 phy_flags)
187 struct bnx2x *bp = params->bp;
188 if (phy_flags & PHY_XGXS_FLAG) {
189 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST +
190 params->port*0x18, 0);
191 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + params->port*0x18,
192 DEFAULT_PHY_DEV_ADDR);
194 bnx2x_set_serdes_access(params);
196 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD +
198 DEFAULT_PHY_DEV_ADDR);
202 static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
204 u32 val = REG_RD(bp, reg);
207 REG_WR(bp, reg, val);
211 static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
213 u32 val = REG_RD(bp, reg);
216 REG_WR(bp, reg, val);
220 static void bnx2x_emac_init(struct link_params *params,
221 struct link_vars *vars)
223 /* reset and unreset the emac core */
224 struct bnx2x *bp = params->bp;
225 u8 port = params->port;
226 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
230 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
231 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
233 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
234 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
236 /* init emac - use read-modify-write */
237 /* self clear reset */
238 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
239 EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
243 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
244 DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
246 DP(NETIF_MSG_LINK, "EMAC timeout!\n");
250 } while (val & EMAC_MODE_RESET);
252 /* Set mac address */
253 val = ((params->mac_addr[0] << 8) |
254 params->mac_addr[1]);
255 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
257 val = ((params->mac_addr[2] << 24) |
258 (params->mac_addr[3] << 16) |
259 (params->mac_addr[4] << 8) |
260 params->mac_addr[5]);
261 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
264 static u8 bnx2x_emac_enable(struct link_params *params,
265 struct link_vars *vars, u8 lb)
267 struct bnx2x *bp = params->bp;
268 u8 port = params->port;
269 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
272 DP(NETIF_MSG_LINK, "enabling EMAC\n");
274 /* enable emac and not bmac */
275 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
278 if (CHIP_REV_IS_EMUL(bp)) {
279 /* Use lane 1 (of lanes 0-3) */
280 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 1);
281 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL +
287 if (CHIP_REV_IS_FPGA(bp)) {
288 /* Use lane 1 (of lanes 0-3) */
289 DP(NETIF_MSG_LINK, "bnx2x_emac_enable: Setting FPGA\n");
291 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 1);
292 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4,
296 if (vars->phy_flags & PHY_XGXS_FLAG) {
297 u32 ser_lane = ((params->lane_config &
298 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
299 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
301 DP(NETIF_MSG_LINK, "XGXS\n");
302 /* select the master lanes (out of 0-3) */
303 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 +
306 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL +
309 } else { /* SerDes */
310 DP(NETIF_MSG_LINK, "SerDes\n");
312 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL +
316 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
318 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
321 if (CHIP_REV_IS_SLOW(bp)) {
322 /* config GMII mode */
323 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
324 EMAC_WR(bp, EMAC_REG_EMAC_MODE,
325 (val | EMAC_MODE_PORT_GMII));
327 /* pause enable/disable */
328 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
329 EMAC_RX_MODE_FLOW_EN);
330 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
331 bnx2x_bits_en(bp, emac_base +
332 EMAC_REG_EMAC_RX_MODE,
333 EMAC_RX_MODE_FLOW_EN);
335 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
336 (EMAC_TX_MODE_EXT_PAUSE_EN |
337 EMAC_TX_MODE_FLOW_EN));
338 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
339 bnx2x_bits_en(bp, emac_base +
340 EMAC_REG_EMAC_TX_MODE,
341 (EMAC_TX_MODE_EXT_PAUSE_EN |
342 EMAC_TX_MODE_FLOW_EN));
345 /* KEEP_VLAN_TAG, promiscuous */
346 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
347 val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
348 EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
351 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
356 EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
359 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
361 /* enable emac for jumbo packets */
362 EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
363 (EMAC_RX_MTU_SIZE_JUMBO_ENA |
364 (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
367 REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
369 /* disable the NIG in/out to the bmac */
370 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
371 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
372 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
374 /* enable the NIG in/out to the emac */
375 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
377 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
380 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
381 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
383 if (CHIP_REV_IS_EMUL(bp)) {
384 /* take the BigMac out of reset */
386 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
387 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
389 /* enable access for bmac registers */
390 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
393 vars->mac_type = MAC_TYPE_EMAC;
399 static u8 bnx2x_bmac_enable(struct link_params *params, struct link_vars *vars,
402 struct bnx2x *bp = params->bp;
403 u8 port = params->port;
404 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
405 NIG_REG_INGRESS_BMAC0_MEM;
409 DP(NETIF_MSG_LINK, "Enabling BigMAC\n");
410 /* reset and unreset the BigMac */
411 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
412 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
415 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
416 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
418 /* enable access for bmac registers */
419 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
424 REG_WR_DMAE(bp, bmac_addr +
425 BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
429 wb_data[0] = ((params->mac_addr[2] << 24) |
430 (params->mac_addr[3] << 16) |
431 (params->mac_addr[4] << 8) |
432 params->mac_addr[5]);
433 wb_data[1] = ((params->mac_addr[0] << 8) |
434 params->mac_addr[1]);
435 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR,
440 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
444 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL,
451 DP(NETIF_MSG_LINK, "enable bmac loopback\n");
455 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL,
460 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
462 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE,
465 /* rx control set to don't strip crc */
467 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
471 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL,
475 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
477 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE,
480 /* set cnt max size */
481 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
483 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE,
487 wb_data[0] = 0x1000200;
489 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
491 /* fix for emulation */
492 if (CHIP_REV_IS_EMUL(bp)) {
496 bmac_addr + BIGMAC_REGISTER_TX_PAUSE_THRESHOLD,
500 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
501 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
502 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
504 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
506 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
507 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
508 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
509 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
510 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
511 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
513 vars->mac_type = MAC_TYPE_BMAC;
517 static void bnx2x_phy_deassert(struct link_params *params, u8 phy_flags)
519 struct bnx2x *bp = params->bp;
522 if (phy_flags & PHY_XGXS_FLAG) {
523 DP(NETIF_MSG_LINK, "bnx2x_phy_deassert:XGXS\n");
524 val = XGXS_RESET_BITS;
526 } else { /* SerDes */
527 DP(NETIF_MSG_LINK, "bnx2x_phy_deassert:SerDes\n");
528 val = SERDES_RESET_BITS;
531 val = val << (params->port*16);
533 /* reset and unreset the SerDes/XGXS */
534 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
537 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET,
539 bnx2x_set_phy_mdio(params, phy_flags);
542 void bnx2x_link_status_update(struct link_params *params,
543 struct link_vars *vars)
545 struct bnx2x *bp = params->bp;
547 u8 port = params->port;
549 if (params->switch_cfg == SWITCH_CFG_1G)
550 vars->phy_flags = PHY_SERDES_FLAG;
552 vars->phy_flags = PHY_XGXS_FLAG;
553 vars->link_status = REG_RD(bp, params->shmem_base +
554 offsetof(struct shmem_region,
555 port_mb[port].link_status));
557 vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
560 DP(NETIF_MSG_LINK, "phy link up\n");
562 vars->phy_link_up = 1;
563 vars->duplex = DUPLEX_FULL;
564 switch (vars->link_status &
565 LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
567 vars->duplex = DUPLEX_HALF;
570 vars->line_speed = SPEED_10;
574 vars->duplex = DUPLEX_HALF;
578 vars->line_speed = SPEED_100;
582 vars->duplex = DUPLEX_HALF;
585 vars->line_speed = SPEED_1000;
589 vars->duplex = DUPLEX_HALF;
592 vars->line_speed = SPEED_2500;
596 vars->line_speed = SPEED_10000;
600 vars->line_speed = SPEED_12000;
604 vars->line_speed = SPEED_12500;
608 vars->line_speed = SPEED_13000;
612 vars->line_speed = SPEED_15000;
616 vars->line_speed = SPEED_16000;
623 if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
624 vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
626 vars->flow_ctrl &= ~BNX2X_FLOW_CTRL_TX;
628 if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
629 vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
631 vars->flow_ctrl &= ~BNX2X_FLOW_CTRL_RX;
633 if (vars->phy_flags & PHY_XGXS_FLAG) {
634 if (vars->line_speed &&
635 ((vars->line_speed == SPEED_10) ||
636 (vars->line_speed == SPEED_100))) {
637 vars->phy_flags |= PHY_SGMII_FLAG;
639 vars->phy_flags &= ~PHY_SGMII_FLAG;
643 /* anything 10 and over uses the bmac */
644 link_10g = ((vars->line_speed == SPEED_10000) ||
645 (vars->line_speed == SPEED_12000) ||
646 (vars->line_speed == SPEED_12500) ||
647 (vars->line_speed == SPEED_13000) ||
648 (vars->line_speed == SPEED_15000) ||
649 (vars->line_speed == SPEED_16000));
651 vars->mac_type = MAC_TYPE_BMAC;
653 vars->mac_type = MAC_TYPE_EMAC;
655 } else { /* link down */
656 DP(NETIF_MSG_LINK, "phy link down\n");
658 vars->phy_link_up = 0;
660 vars->line_speed = 0;
661 vars->duplex = DUPLEX_FULL;
662 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
664 /* indicate no mac active */
665 vars->mac_type = MAC_TYPE_NONE;
668 DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x\n",
669 vars->link_status, vars->phy_link_up);
670 DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
671 vars->line_speed, vars->duplex, vars->flow_ctrl);
674 static void bnx2x_update_mng(struct link_params *params, u32 link_status)
676 struct bnx2x *bp = params->bp;
677 REG_WR(bp, params->shmem_base +
678 offsetof(struct shmem_region,
679 port_mb[params->port].link_status),
683 static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
685 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
686 NIG_REG_INGRESS_BMAC0_MEM;
688 u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
690 /* Only if the bmac is out of reset */
691 if (REG_RD(bp, MISC_REG_RESET_REG_2) &
692 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
695 /* Clear Rx Enable bit in BMAC_CONTROL register */
696 REG_RD_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL,
698 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
699 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL,
706 static u8 bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
709 struct bnx2x *bp = params->bp;
710 u8 port = params->port;
715 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
717 /* wait for init credit */
718 init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
719 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
720 DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
722 while ((init_crd != crd) && count) {
725 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
728 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
729 if (init_crd != crd) {
730 DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
735 if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
736 line_speed == SPEED_10 ||
737 line_speed == SPEED_100 ||
738 line_speed == SPEED_1000 ||
739 line_speed == SPEED_2500) {
740 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
741 /* update threshold */
742 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
743 /* update init credit */
744 init_crd = 778; /* (800-18-4) */
747 u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
749 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
750 /* update threshold */
751 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
752 /* update init credit */
753 switch (line_speed) {
755 init_crd = thresh + 553 - 22;
759 init_crd = thresh + 664 - 22;
763 init_crd = thresh + 742 - 22;
767 init_crd = thresh + 778 - 22;
770 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
776 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
777 DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
778 line_speed, init_crd);
780 /* probe the credit changes */
781 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
783 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
786 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
790 static u32 bnx2x_get_emac_base(struct bnx2x *bp, u32 ext_phy_type, u8 port)
793 switch (ext_phy_type) {
794 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
795 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
796 /* All MDC/MDIO is directed through single EMAC */
797 if (REG_RD(bp, NIG_REG_PORT_SWAP))
798 emac_base = GRCBASE_EMAC0;
800 emac_base = GRCBASE_EMAC1;
802 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
803 emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
806 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
813 u8 bnx2x_cl45_write(struct bnx2x *bp, u8 port, u32 ext_phy_type,
814 u8 phy_addr, u8 devad, u16 reg, u16 val)
818 u32 mdio_ctrl = bnx2x_get_emac_base(bp, ext_phy_type, port);
820 /* set clause 45 mode, slow down the MDIO clock to 2.5MHz
821 * (a value of 49==0x31) and make sure that the AUTO poll is off
824 saved_mode = REG_RD(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
825 tmp = saved_mode & ~(EMAC_MDIO_MODE_AUTO_POLL |
826 EMAC_MDIO_MODE_CLOCK_CNT);
827 tmp |= (EMAC_MDIO_MODE_CLAUSE_45 |
828 (49 << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
829 REG_WR(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, tmp);
830 REG_RD(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
835 tmp = ((phy_addr << 21) | (devad << 16) | reg |
836 EMAC_MDIO_COMM_COMMAND_ADDRESS |
837 EMAC_MDIO_COMM_START_BUSY);
838 REG_WR(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
840 for (i = 0; i < 50; i++) {
843 tmp = REG_RD(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
844 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
849 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
850 DP(NETIF_MSG_LINK, "write phy register failed\n");
854 tmp = ((phy_addr << 21) | (devad << 16) | val |
855 EMAC_MDIO_COMM_COMMAND_WRITE_45 |
856 EMAC_MDIO_COMM_START_BUSY);
857 REG_WR(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
859 for (i = 0; i < 50; i++) {
862 tmp = REG_RD(bp, mdio_ctrl +
863 EMAC_REG_EMAC_MDIO_COMM);
864 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
869 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
870 DP(NETIF_MSG_LINK, "write phy register failed\n");
875 /* Restore the saved mode */
876 REG_WR(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
881 u8 bnx2x_cl45_read(struct bnx2x *bp, u8 port, u32 ext_phy_type,
882 u8 phy_addr, u8 devad, u16 reg, u16 *ret_val)
888 u32 mdio_ctrl = bnx2x_get_emac_base(bp, ext_phy_type, port);
889 /* set clause 45 mode, slow down the MDIO clock to 2.5MHz
890 * (a value of 49==0x31) and make sure that the AUTO poll is off
893 saved_mode = REG_RD(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
894 val = saved_mode & ((EMAC_MDIO_MODE_AUTO_POLL |
895 EMAC_MDIO_MODE_CLOCK_CNT));
896 val |= (EMAC_MDIO_MODE_CLAUSE_45 |
897 (49 << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
898 REG_WR(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, val);
899 REG_RD(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
903 val = ((phy_addr << 21) | (devad << 16) | reg |
904 EMAC_MDIO_COMM_COMMAND_ADDRESS |
905 EMAC_MDIO_COMM_START_BUSY);
906 REG_WR(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
908 for (i = 0; i < 50; i++) {
911 val = REG_RD(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
912 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
917 if (val & EMAC_MDIO_COMM_START_BUSY) {
918 DP(NETIF_MSG_LINK, "read phy register failed\n");
925 val = ((phy_addr << 21) | (devad << 16) |
926 EMAC_MDIO_COMM_COMMAND_READ_45 |
927 EMAC_MDIO_COMM_START_BUSY);
928 REG_WR(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
930 for (i = 0; i < 50; i++) {
933 val = REG_RD(bp, mdio_ctrl +
934 EMAC_REG_EMAC_MDIO_COMM);
935 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
936 *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
940 if (val & EMAC_MDIO_COMM_START_BUSY) {
941 DP(NETIF_MSG_LINK, "read phy register failed\n");
948 /* Restore the saved mode */
949 REG_WR(bp, mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
954 static void bnx2x_set_aer_mmd(struct link_params *params,
955 struct link_vars *vars)
957 struct bnx2x *bp = params->bp;
961 ser_lane = ((params->lane_config &
962 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
963 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
965 offset = (vars->phy_flags & PHY_XGXS_FLAG) ?
966 (params->phy_addr + ser_lane) : 0;
968 CL45_WR_OVER_CL22(bp, params->port,
970 MDIO_REG_BANK_AER_BLOCK,
971 MDIO_AER_BLOCK_AER_REG, 0x3800 + offset);
974 static void bnx2x_set_master_ln(struct link_params *params)
976 struct bnx2x *bp = params->bp;
977 u16 new_master_ln, ser_lane;
978 ser_lane = ((params->lane_config &
979 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
980 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
982 /* set the master_ln for AN */
983 CL45_RD_OVER_CL22(bp, params->port,
985 MDIO_REG_BANK_XGXS_BLOCK2,
986 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
989 CL45_WR_OVER_CL22(bp, params->port,
991 MDIO_REG_BANK_XGXS_BLOCK2 ,
992 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
993 (new_master_ln | ser_lane));
996 static u8 bnx2x_reset_unicore(struct link_params *params)
998 struct bnx2x *bp = params->bp;
1002 CL45_RD_OVER_CL22(bp, params->port,
1004 MDIO_REG_BANK_COMBO_IEEE0,
1005 MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
1007 /* reset the unicore */
1008 CL45_WR_OVER_CL22(bp, params->port,
1010 MDIO_REG_BANK_COMBO_IEEE0,
1011 MDIO_COMBO_IEEE0_MII_CONTROL,
1013 MDIO_COMBO_IEEO_MII_CONTROL_RESET));
1015 bnx2x_set_serdes_access(params);
1017 /* wait for the reset to self clear */
1018 for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
1021 /* the reset erased the previous bank value */
1022 CL45_RD_OVER_CL22(bp, params->port,
1024 MDIO_REG_BANK_COMBO_IEEE0,
1025 MDIO_COMBO_IEEE0_MII_CONTROL,
1028 if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
1034 DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
1039 static void bnx2x_set_swap_lanes(struct link_params *params)
1041 struct bnx2x *bp = params->bp;
1042 /* Each two bits represents a lane number:
1043 No swap is 0123 => 0x1b no need to enable the swap */
1044 u16 ser_lane, rx_lane_swap, tx_lane_swap;
1046 ser_lane = ((params->lane_config &
1047 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1048 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1049 rx_lane_swap = ((params->lane_config &
1050 PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
1051 PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
1052 tx_lane_swap = ((params->lane_config &
1053 PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
1054 PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
1056 if (rx_lane_swap != 0x1b) {
1057 CL45_WR_OVER_CL22(bp, params->port,
1059 MDIO_REG_BANK_XGXS_BLOCK2,
1060 MDIO_XGXS_BLOCK2_RX_LN_SWAP,
1062 MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
1063 MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
1065 CL45_WR_OVER_CL22(bp, params->port,
1067 MDIO_REG_BANK_XGXS_BLOCK2,
1068 MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
1071 if (tx_lane_swap != 0x1b) {
1072 CL45_WR_OVER_CL22(bp, params->port,
1074 MDIO_REG_BANK_XGXS_BLOCK2,
1075 MDIO_XGXS_BLOCK2_TX_LN_SWAP,
1077 MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
1079 CL45_WR_OVER_CL22(bp, params->port,
1081 MDIO_REG_BANK_XGXS_BLOCK2,
1082 MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
1086 static void bnx2x_set_parallel_detection(struct link_params *params,
1089 struct bnx2x *bp = params->bp;
1092 CL45_RD_OVER_CL22(bp, params->port,
1094 MDIO_REG_BANK_SERDES_DIGITAL,
1095 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
1099 control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
1102 CL45_WR_OVER_CL22(bp, params->port,
1104 MDIO_REG_BANK_SERDES_DIGITAL,
1105 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
1108 if (phy_flags & PHY_XGXS_FLAG) {
1109 DP(NETIF_MSG_LINK, "XGXS\n");
1111 CL45_WR_OVER_CL22(bp, params->port,
1113 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1114 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
1115 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
1117 CL45_RD_OVER_CL22(bp, params->port,
1119 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1120 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
1125 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
1127 CL45_WR_OVER_CL22(bp, params->port,
1129 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1130 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
1133 /* Disable parallel detection of HiG */
1134 CL45_WR_OVER_CL22(bp, params->port,
1136 MDIO_REG_BANK_XGXS_BLOCK2,
1137 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
1138 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
1139 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
1143 static void bnx2x_set_autoneg(struct link_params *params,
1144 struct link_vars *vars)
1146 struct bnx2x *bp = params->bp;
1151 CL45_RD_OVER_CL22(bp, params->port,
1153 MDIO_REG_BANK_COMBO_IEEE0,
1154 MDIO_COMBO_IEEE0_MII_CONTROL, ®_val);
1156 /* CL37 Autoneg Enabled */
1157 if (vars->line_speed == SPEED_AUTO_NEG)
1158 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
1159 else /* CL37 Autoneg Disabled */
1160 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1161 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
1163 CL45_WR_OVER_CL22(bp, params->port,
1165 MDIO_REG_BANK_COMBO_IEEE0,
1166 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
1168 /* Enable/Disable Autodetection */
1170 CL45_RD_OVER_CL22(bp, params->port,
1172 MDIO_REG_BANK_SERDES_DIGITAL,
1173 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, ®_val);
1174 reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN;
1175 if (vars->line_speed == SPEED_AUTO_NEG)
1176 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
1178 reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
1180 CL45_WR_OVER_CL22(bp, params->port,
1182 MDIO_REG_BANK_SERDES_DIGITAL,
1183 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
1185 /* Enable TetonII and BAM autoneg */
1186 CL45_RD_OVER_CL22(bp, params->port,
1188 MDIO_REG_BANK_BAM_NEXT_PAGE,
1189 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
1191 if (vars->line_speed == SPEED_AUTO_NEG) {
1192 /* Enable BAM aneg Mode and TetonII aneg Mode */
1193 reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
1194 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
1196 /* TetonII and BAM Autoneg Disabled */
1197 reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
1198 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
1200 CL45_WR_OVER_CL22(bp, params->port,
1202 MDIO_REG_BANK_BAM_NEXT_PAGE,
1203 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
1206 /* CL73 Autoneg Disabled */
1209 CL45_WR_OVER_CL22(bp, params->port,
1211 MDIO_REG_BANK_CL73_IEEEB0,
1212 MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
1215 /* program SerDes, forced speed */
1216 static void bnx2x_program_serdes(struct link_params *params,
1217 struct link_vars *vars)
1219 struct bnx2x *bp = params->bp;
1222 /* program duplex, disable autoneg */
1224 CL45_RD_OVER_CL22(bp, params->port,
1226 MDIO_REG_BANK_COMBO_IEEE0,
1227 MDIO_COMBO_IEEE0_MII_CONTROL, ®_val);
1228 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
1229 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN);
1230 if (params->req_duplex == DUPLEX_FULL)
1231 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
1232 CL45_WR_OVER_CL22(bp, params->port,
1234 MDIO_REG_BANK_COMBO_IEEE0,
1235 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
1238 - needed only if the speed is greater than 1G (2.5G or 10G) */
1239 CL45_RD_OVER_CL22(bp, params->port,
1241 MDIO_REG_BANK_SERDES_DIGITAL,
1242 MDIO_SERDES_DIGITAL_MISC1, ®_val);
1243 /* clearing the speed value before setting the right speed */
1244 DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
1246 reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
1247 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
1249 if (!((vars->line_speed == SPEED_1000) ||
1250 (vars->line_speed == SPEED_100) ||
1251 (vars->line_speed == SPEED_10))) {
1253 reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
1254 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
1255 if (vars->line_speed == SPEED_10000)
1257 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
1258 if (vars->line_speed == SPEED_13000)
1260 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G;
1263 CL45_WR_OVER_CL22(bp, params->port,
1265 MDIO_REG_BANK_SERDES_DIGITAL,
1266 MDIO_SERDES_DIGITAL_MISC1, reg_val);
1270 static void bnx2x_set_brcm_cl37_advertisment(struct link_params *params)
1272 struct bnx2x *bp = params->bp;
1275 /* configure the 48 bits for BAM AN */
1277 /* set extended capabilities */
1278 if (params->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
1279 val |= MDIO_OVER_1G_UP1_2_5G;
1280 if (params->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
1281 val |= MDIO_OVER_1G_UP1_10G;
1282 CL45_WR_OVER_CL22(bp, params->port,
1284 MDIO_REG_BANK_OVER_1G,
1285 MDIO_OVER_1G_UP1, val);
1287 CL45_WR_OVER_CL22(bp, params->port,
1289 MDIO_REG_BANK_OVER_1G,
1290 MDIO_OVER_1G_UP3, 0);
1293 static void bnx2x_calc_ieee_aneg_adv(struct link_params *params, u32 *ieee_fc)
1295 *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
1296 /* resolve pause mode and advertisement
1297 * Please refer to Table 28B-3 of the 802.3ab-1999 spec */
1299 switch (params->req_flow_ctrl) {
1300 case BNX2X_FLOW_CTRL_AUTO:
1301 if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH) {
1303 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
1306 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
1309 case BNX2X_FLOW_CTRL_TX:
1311 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
1314 case BNX2X_FLOW_CTRL_RX:
1315 case BNX2X_FLOW_CTRL_BOTH:
1316 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
1319 case BNX2X_FLOW_CTRL_NONE:
1321 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
1326 static void bnx2x_set_ieee_aneg_advertisment(struct link_params *params,
1329 struct bnx2x *bp = params->bp;
1330 /* for AN, we are always publishing full duplex */
1332 CL45_WR_OVER_CL22(bp, params->port,
1334 MDIO_REG_BANK_COMBO_IEEE0,
1335 MDIO_COMBO_IEEE0_AUTO_NEG_ADV, (u16)ieee_fc);
1338 static void bnx2x_restart_autoneg(struct link_params *params)
1340 struct bnx2x *bp = params->bp;
1342 DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
1343 /* Enable and restart BAM/CL37 aneg */
1345 CL45_RD_OVER_CL22(bp, params->port,
1347 MDIO_REG_BANK_COMBO_IEEE0,
1348 MDIO_COMBO_IEEE0_MII_CONTROL,
1351 "bnx2x_restart_autoneg mii_control before = 0x%x\n",
1353 CL45_WR_OVER_CL22(bp, params->port,
1355 MDIO_REG_BANK_COMBO_IEEE0,
1356 MDIO_COMBO_IEEE0_MII_CONTROL,
1358 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1359 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
1362 static void bnx2x_initialize_sgmii_process(struct link_params *params,
1363 struct link_vars *vars)
1365 struct bnx2x *bp = params->bp;
1368 /* in SGMII mode, the unicore is always slave */
1370 CL45_RD_OVER_CL22(bp, params->port,
1372 MDIO_REG_BANK_SERDES_DIGITAL,
1373 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
1375 control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
1376 /* set sgmii mode (and not fiber) */
1377 control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
1378 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
1379 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
1380 CL45_WR_OVER_CL22(bp, params->port,
1382 MDIO_REG_BANK_SERDES_DIGITAL,
1383 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
1386 /* if forced speed */
1387 if (!(vars->line_speed == SPEED_AUTO_NEG)) {
1388 /* set speed, disable autoneg */
1391 CL45_RD_OVER_CL22(bp, params->port,
1393 MDIO_REG_BANK_COMBO_IEEE0,
1394 MDIO_COMBO_IEEE0_MII_CONTROL,
1396 mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1397 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
1398 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
1400 switch (vars->line_speed) {
1403 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
1407 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
1410 /* there is nothing to set for 10M */
1413 /* invalid speed for SGMII */
1414 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
1419 /* setting the full duplex */
1420 if (params->req_duplex == DUPLEX_FULL)
1422 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
1423 CL45_WR_OVER_CL22(bp, params->port,
1425 MDIO_REG_BANK_COMBO_IEEE0,
1426 MDIO_COMBO_IEEE0_MII_CONTROL,
1429 } else { /* AN mode */
1430 /* enable and restart AN */
1431 bnx2x_restart_autoneg(params);
1440 static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
1442 switch (pause_result) { /* ASYM P ASYM P */
1443 case 0xb: /* 1 0 1 1 */
1444 vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
1447 case 0xe: /* 1 1 1 0 */
1448 vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
1451 case 0x5: /* 0 1 0 1 */
1452 case 0x7: /* 0 1 1 1 */
1453 case 0xd: /* 1 1 0 1 */
1454 case 0xf: /* 1 1 1 1 */
1455 vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
1463 static u8 bnx2x_ext_phy_resove_fc(struct link_params *params,
1464 struct link_vars *vars)
1466 struct bnx2x *bp = params->bp;
1468 u16 ld_pause; /* local */
1469 u16 lp_pause; /* link partner */
1470 u16 an_complete; /* AN complete */
1474 u8 port = params->port;
1475 ext_phy_addr = ((params->ext_phy_config &
1476 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
1477 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
1479 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
1482 bnx2x_cl45_read(bp, port,
1486 MDIO_AN_REG_STATUS, &an_complete);
1487 bnx2x_cl45_read(bp, port,
1491 MDIO_AN_REG_STATUS, &an_complete);
1493 if (an_complete & MDIO_AN_REG_STATUS_AN_COMPLETE) {
1495 bnx2x_cl45_read(bp, port,
1499 MDIO_AN_REG_ADV_PAUSE, &ld_pause);
1500 bnx2x_cl45_read(bp, port,
1504 MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
1505 pause_result = (ld_pause &
1506 MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
1507 pause_result |= (lp_pause &
1508 MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
1509 DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x \n",
1511 bnx2x_pause_resolve(vars, pause_result);
1512 if (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE &&
1513 ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
1514 bnx2x_cl45_read(bp, port,
1518 MDIO_AN_REG_CL37_FC_LD, &ld_pause);
1520 bnx2x_cl45_read(bp, port,
1524 MDIO_AN_REG_CL37_FC_LP, &lp_pause);
1525 pause_result = (ld_pause &
1526 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
1527 pause_result |= (lp_pause &
1528 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
1530 bnx2x_pause_resolve(vars, pause_result);
1531 DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x \n",
1539 static void bnx2x_flow_ctrl_resolve(struct link_params *params,
1540 struct link_vars *vars,
1543 struct bnx2x *bp = params->bp;
1544 u16 ld_pause; /* local driver */
1545 u16 lp_pause; /* link partner */
1548 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
1550 /* resolve from gp_status in case of AN complete and not sgmii */
1551 if ((params->req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
1552 (gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
1553 (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
1554 (XGXS_EXT_PHY_TYPE(params->ext_phy_config) ==
1555 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)) {
1556 CL45_RD_OVER_CL22(bp, params->port,
1558 MDIO_REG_BANK_COMBO_IEEE0,
1559 MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
1561 CL45_RD_OVER_CL22(bp, params->port,
1563 MDIO_REG_BANK_COMBO_IEEE0,
1564 MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
1566 pause_result = (ld_pause &
1567 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
1568 pause_result |= (lp_pause &
1569 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
1570 DP(NETIF_MSG_LINK, "pause_result 0x%x\n", pause_result);
1571 bnx2x_pause_resolve(vars, pause_result);
1572 } else if ((params->req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
1573 (bnx2x_ext_phy_resove_fc(params, vars))) {
1576 if (params->req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
1577 vars->flow_ctrl = params->req_fc_auto_adv;
1579 vars->flow_ctrl = params->req_flow_ctrl;
1581 DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
1585 static u8 bnx2x_link_settings_status(struct link_params *params,
1586 struct link_vars *vars,
1589 struct bnx2x *bp = params->bp;
1592 vars->link_status = 0;
1594 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
1595 DP(NETIF_MSG_LINK, "phy link up gp_status=0x%x\n",
1598 vars->phy_link_up = 1;
1599 vars->link_status |= LINK_STATUS_LINK_UP;
1601 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
1602 vars->duplex = DUPLEX_FULL;
1604 vars->duplex = DUPLEX_HALF;
1606 bnx2x_flow_ctrl_resolve(params, vars, gp_status);
1608 switch (gp_status & GP_STATUS_SPEED_MASK) {
1610 new_line_speed = SPEED_10;
1611 if (vars->duplex == DUPLEX_FULL)
1612 vars->link_status |= LINK_10TFD;
1614 vars->link_status |= LINK_10THD;
1617 case GP_STATUS_100M:
1618 new_line_speed = SPEED_100;
1619 if (vars->duplex == DUPLEX_FULL)
1620 vars->link_status |= LINK_100TXFD;
1622 vars->link_status |= LINK_100TXHD;
1626 case GP_STATUS_1G_KX:
1627 new_line_speed = SPEED_1000;
1628 if (vars->duplex == DUPLEX_FULL)
1629 vars->link_status |= LINK_1000TFD;
1631 vars->link_status |= LINK_1000THD;
1634 case GP_STATUS_2_5G:
1635 new_line_speed = SPEED_2500;
1636 if (vars->duplex == DUPLEX_FULL)
1637 vars->link_status |= LINK_2500TFD;
1639 vars->link_status |= LINK_2500THD;
1645 "link speed unsupported gp_status 0x%x\n",
1649 case GP_STATUS_10G_KX4:
1650 case GP_STATUS_10G_HIG:
1651 case GP_STATUS_10G_CX4:
1652 new_line_speed = SPEED_10000;
1653 vars->link_status |= LINK_10GTFD;
1656 case GP_STATUS_12G_HIG:
1657 new_line_speed = SPEED_12000;
1658 vars->link_status |= LINK_12GTFD;
1661 case GP_STATUS_12_5G:
1662 new_line_speed = SPEED_12500;
1663 vars->link_status |= LINK_12_5GTFD;
1667 new_line_speed = SPEED_13000;
1668 vars->link_status |= LINK_13GTFD;
1672 new_line_speed = SPEED_15000;
1673 vars->link_status |= LINK_15GTFD;
1677 new_line_speed = SPEED_16000;
1678 vars->link_status |= LINK_16GTFD;
1683 "link speed unsupported gp_status 0x%x\n",
1689 /* Upon link speed change set the NIG into drain mode.
1690 Comes to deals with possible FIFO glitch due to clk change
1691 when speed is decreased without link down indicator */
1692 if (new_line_speed != vars->line_speed) {
1693 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE
1694 + params->port*4, 0);
1697 vars->line_speed = new_line_speed;
1698 vars->link_status |= LINK_STATUS_SERDES_LINK;
1700 if ((params->req_line_speed == SPEED_AUTO_NEG) &&
1701 ((XGXS_EXT_PHY_TYPE(params->ext_phy_config) ==
1702 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ||
1703 (XGXS_EXT_PHY_TYPE(params->ext_phy_config) ==
1704 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
1705 (XGXS_EXT_PHY_TYPE(params->ext_phy_config) ==
1706 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) ||
1707 (XGXS_EXT_PHY_TYPE(params->ext_phy_config) ==
1708 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481))) {
1709 vars->autoneg = AUTO_NEG_ENABLED;
1711 if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE) {
1712 vars->autoneg |= AUTO_NEG_COMPLETE;
1713 vars->link_status |=
1714 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
1717 vars->autoneg |= AUTO_NEG_PARALLEL_DETECTION_USED;
1718 vars->link_status |=
1719 LINK_STATUS_PARALLEL_DETECTION_USED;
1722 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
1723 vars->link_status |=
1724 LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
1726 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
1727 vars->link_status |=
1728 LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
1730 } else { /* link_down */
1731 DP(NETIF_MSG_LINK, "phy link down\n");
1733 vars->phy_link_up = 0;
1735 vars->duplex = DUPLEX_FULL;
1736 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
1737 vars->autoneg = AUTO_NEG_DISABLED;
1738 vars->mac_type = MAC_TYPE_NONE;
1741 DP(NETIF_MSG_LINK, "gp_status 0x%x phy_link_up %x line_speed %x \n",
1742 gp_status, vars->phy_link_up, vars->line_speed);
1743 DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x"
1746 vars->flow_ctrl, vars->autoneg);
1747 DP(NETIF_MSG_LINK, "link_status 0x%x\n", vars->link_status);
1752 static void bnx2x_set_gmii_tx_driver(struct link_params *params)
1754 struct bnx2x *bp = params->bp;
1760 CL45_RD_OVER_CL22(bp, params->port,
1762 MDIO_REG_BANK_OVER_1G,
1763 MDIO_OVER_1G_LP_UP2, &lp_up2);
1765 /* bits [10:7] at lp_up2, positioned at [15:12] */
1766 lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
1767 MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
1768 MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
1773 for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
1774 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
1775 CL45_RD_OVER_CL22(bp, params->port,
1778 MDIO_TX0_TX_DRIVER, &tx_driver);
1780 /* replace tx_driver bits [15:12] */
1782 (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
1783 tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
1784 tx_driver |= lp_up2;
1785 CL45_WR_OVER_CL22(bp, params->port,
1788 MDIO_TX0_TX_DRIVER, tx_driver);
1793 static u8 bnx2x_emac_program(struct link_params *params,
1794 u32 line_speed, u32 duplex)
1796 struct bnx2x *bp = params->bp;
1797 u8 port = params->port;
1800 DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
1801 bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
1803 (EMAC_MODE_25G_MODE |
1804 EMAC_MODE_PORT_MII_10M |
1805 EMAC_MODE_HALF_DUPLEX));
1806 switch (line_speed) {
1808 mode |= EMAC_MODE_PORT_MII_10M;
1812 mode |= EMAC_MODE_PORT_MII;
1816 mode |= EMAC_MODE_PORT_GMII;
1820 mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
1824 /* 10G not valid for EMAC */
1825 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n", line_speed);
1829 if (duplex == DUPLEX_HALF)
1830 mode |= EMAC_MODE_HALF_DUPLEX;
1832 GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
1835 bnx2x_set_led(bp, params->port, LED_MODE_OPER,
1836 line_speed, params->hw_led_mode, params->chip_id);
1840 /*****************************************************************************/
1841 /* External Phy section */
1842 /*****************************************************************************/
1843 static void bnx2x_hw_reset(struct bnx2x *bp, u8 port)
1845 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
1846 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
1848 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
1849 MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
1852 static void bnx2x_ext_phy_reset(struct link_params *params,
1853 struct link_vars *vars)
1855 struct bnx2x *bp = params->bp;
1857 u8 ext_phy_addr = ((params->ext_phy_config &
1858 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
1859 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
1860 DP(NETIF_MSG_LINK, "Port %x: bnx2x_ext_phy_reset\n", params->port);
1861 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
1862 /* The PHY reset is controled by GPIO 1
1863 * Give it 1ms of reset pulse
1865 if (vars->phy_flags & PHY_XGXS_FLAG) {
1867 switch (ext_phy_type) {
1868 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
1869 DP(NETIF_MSG_LINK, "XGXS Direct\n");
1872 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
1873 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
1874 DP(NETIF_MSG_LINK, "XGXS 8705/8706\n");
1876 /* Restore normal power mode*/
1877 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
1878 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
1882 bnx2x_hw_reset(bp, params->port);
1884 bnx2x_cl45_write(bp, params->port,
1888 MDIO_PMA_REG_CTRL, 0xa040);
1890 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
1892 /* Restore normal power mode*/
1893 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
1894 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
1897 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
1898 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
1901 bnx2x_cl45_write(bp, params->port,
1909 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
1910 /* Unset Low Power Mode and SW reset */
1911 /* Restore normal power mode*/
1912 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
1913 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
1916 DP(NETIF_MSG_LINK, "XGXS 8072\n");
1917 bnx2x_cl45_write(bp, params->port,
1924 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
1927 /* Restore normal power mode*/
1928 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
1929 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
1932 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
1933 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
1936 DP(NETIF_MSG_LINK, "XGXS 8073\n");
1940 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
1941 DP(NETIF_MSG_LINK, "XGXS SFX7101\n");
1943 /* Restore normal power mode*/
1944 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
1945 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
1949 bnx2x_hw_reset(bp, params->port);
1953 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
1955 /* Restore normal power mode*/
1956 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
1957 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
1961 bnx2x_hw_reset(bp, params->port);
1963 bnx2x_cl45_write(bp, params->port,
1970 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
1971 DP(NETIF_MSG_LINK, "XGXS PHY Failure detected\n");
1975 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
1976 params->ext_phy_config);
1980 } else { /* SerDes */
1981 ext_phy_type = SERDES_EXT_PHY_TYPE(params->ext_phy_config);
1982 switch (ext_phy_type) {
1983 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
1984 DP(NETIF_MSG_LINK, "SerDes Direct\n");
1987 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
1988 DP(NETIF_MSG_LINK, "SerDes 5482\n");
1989 bnx2x_hw_reset(bp, params->port);
1994 "BAD SerDes ext_phy_config 0x%x\n",
1995 params->ext_phy_config);
2002 static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
2003 u32 shmem_base, u32 spirom_ver)
2005 DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x\n",
2006 (u16)(spirom_ver>>16), (u16)spirom_ver);
2007 REG_WR(bp, shmem_base +
2008 offsetof(struct shmem_region,
2009 port_mb[port].ext_phy_fw_version),
2013 static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp, u8 port,
2014 u32 ext_phy_type, u8 ext_phy_addr,
2017 u16 fw_ver1, fw_ver2;
2018 bnx2x_cl45_read(bp, port, ext_phy_type, ext_phy_addr, MDIO_PMA_DEVAD,
2019 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
2020 bnx2x_cl45_read(bp, port, ext_phy_type, ext_phy_addr, MDIO_PMA_DEVAD,
2021 MDIO_PMA_REG_ROM_VER2, &fw_ver2);
2022 bnx2x_save_spirom_version(bp, port, shmem_base,
2023 (u32)(fw_ver1<<16 | fw_ver2));
2026 static void bnx2x_bcm8072_external_rom_boot(struct link_params *params)
2028 struct bnx2x *bp = params->bp;
2029 u8 port = params->port;
2030 u8 ext_phy_addr = ((params->ext_phy_config &
2031 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2032 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2033 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
2035 /* Need to wait 200ms after reset */
2037 /* Boot port from external ROM
2038 * Set ser_boot_ctl bit in the MISC_CTRL1 register
2040 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2042 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
2044 /* Reset internal microprocessor */
2045 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2047 MDIO_PMA_REG_GEN_CTRL,
2048 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2049 /* set micro reset = 0 */
2050 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2052 MDIO_PMA_REG_GEN_CTRL,
2053 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
2054 /* Reset internal microprocessor */
2055 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2057 MDIO_PMA_REG_GEN_CTRL,
2058 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2059 /* wait for 100ms for code download via SPI port */
2062 /* Clear ser_boot_ctl bit */
2063 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2065 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
2069 bnx2x_save_bcm_spirom_ver(bp, port,
2072 params->shmem_base);
2075 static u8 bnx2x_8073_is_snr_needed(struct link_params *params)
2077 /* This is only required for 8073A1, version 102 only */
2079 struct bnx2x *bp = params->bp;
2080 u8 ext_phy_addr = ((params->ext_phy_config &
2081 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2082 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2085 /* Read 8073 HW revision*/
2086 bnx2x_cl45_read(bp, params->port,
2087 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2090 MDIO_PMA_REG_8073_CHIP_REV, &val);
2093 /* No need to workaround in 8073 A1 */
2097 bnx2x_cl45_read(bp, params->port,
2098 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2101 MDIO_PMA_REG_ROM_VER2, &val);
2103 /* SNR should be applied only for version 0x102 */
2110 static u8 bnx2x_bcm8073_xaui_wa(struct link_params *params)
2112 struct bnx2x *bp = params->bp;
2113 u8 ext_phy_addr = ((params->ext_phy_config &
2114 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2115 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2116 u16 val, cnt, cnt1 ;
2118 bnx2x_cl45_read(bp, params->port,
2119 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2122 MDIO_PMA_REG_8073_CHIP_REV, &val);
2125 /* No need to workaround in 8073 A1 */
2128 /* XAUI workaround in 8073 A0: */
2130 /* After loading the boot ROM and restarting Autoneg,
2131 poll Dev1, Reg $C820: */
2133 for (cnt = 0; cnt < 1000; cnt++) {
2134 bnx2x_cl45_read(bp, params->port,
2135 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2138 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
2140 /* If bit [14] = 0 or bit [13] = 0, continue on with
2141 system initialization (XAUI work-around not required,
2142 as these bits indicate 2.5G or 1G link up). */
2143 if (!(val & (1<<14)) || !(val & (1<<13))) {
2144 DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
2146 } else if (!(val & (1<<15))) {
2147 DP(NETIF_MSG_LINK, "clc bit 15 went off\n");
2148 /* If bit 15 is 0, then poll Dev1, Reg $C841 until
2149 it's MSB (bit 15) goes to 1 (indicating that the
2150 XAUI workaround has completed),
2151 then continue on with system initialization.*/
2152 for (cnt1 = 0; cnt1 < 1000; cnt1++) {
2153 bnx2x_cl45_read(bp, params->port,
2154 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2157 MDIO_PMA_REG_8073_XAUI_WA, &val);
2158 if (val & (1<<15)) {
2160 "XAUI workaround has completed\n");
2169 DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
2174 static void bnx2x_bcm8073_external_rom_boot(struct bnx2x *bp, u8 port,
2175 u8 ext_phy_addr, u32 shmem_base)
2177 /* Boot port from external ROM */
2179 bnx2x_cl45_write(bp, port,
2180 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2183 MDIO_PMA_REG_GEN_CTRL,
2186 /* ucode reboot and rst */
2187 bnx2x_cl45_write(bp, port,
2188 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2191 MDIO_PMA_REG_GEN_CTRL,
2194 bnx2x_cl45_write(bp, port,
2195 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2198 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
2200 /* Reset internal microprocessor */
2201 bnx2x_cl45_write(bp, port,
2202 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2205 MDIO_PMA_REG_GEN_CTRL,
2206 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
2208 /* Release srst bit */
2209 bnx2x_cl45_write(bp, port,
2210 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2213 MDIO_PMA_REG_GEN_CTRL,
2214 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2216 /* wait for 100ms for code download via SPI port */
2219 /* Clear ser_boot_ctl bit */
2220 bnx2x_cl45_write(bp, port,
2221 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2224 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
2226 bnx2x_save_bcm_spirom_ver(bp, port,
2227 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2232 static void bnx2x_bcm8726_external_rom_boot(struct link_params *params)
2234 struct bnx2x *bp = params->bp;
2235 u8 port = params->port;
2236 u8 ext_phy_addr = ((params->ext_phy_config &
2237 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2238 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2239 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
2241 /* Need to wait 100ms after reset */
2244 /* Set serial boot control for external load */
2245 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2247 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
2249 /* Micro controller re-boot */
2250 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2252 MDIO_PMA_REG_GEN_CTRL,
2253 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2255 /* Set soft reset */
2256 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2258 MDIO_PMA_REG_GEN_CTRL,
2259 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
2261 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2263 MDIO_PMA_REG_GEN_CTRL2,
2266 /* Clear soft reset.
2267 Will automatically reset micro-controller re-boot */
2268 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2270 MDIO_PMA_REG_GEN_CTRL,
2271 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2273 /* wait for 150ms for microcode load */
2276 /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
2277 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2279 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
2282 bnx2x_save_bcm_spirom_ver(bp, port,
2285 params->shmem_base);
2288 static void bnx2x_bcm8726_set_transmitter(struct bnx2x *bp, u8 port,
2289 u8 ext_phy_addr, u8 tx_en)
2292 DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x\n",
2294 /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
2295 bnx2x_cl45_read(bp, port,
2296 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
2299 MDIO_PMA_REG_PHY_IDENTIFIER,
2307 bnx2x_cl45_write(bp, port,
2308 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
2311 MDIO_PMA_REG_PHY_IDENTIFIER,
2316 static u8 bnx2x_read_sfp_module_eeprom(struct link_params *params, u16 addr,
2317 u8 byte_cnt, u8 *o_buf) {
2318 struct bnx2x *bp = params->bp;
2320 u8 port = params->port;
2321 u8 ext_phy_addr = ((params->ext_phy_config &
2322 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2323 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2324 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
2325 if (byte_cnt > 16) {
2326 DP(NETIF_MSG_LINK, "Reading from eeprom is"
2327 " is limited to 0xf\n");
2330 /* Set the read command byte count */
2331 bnx2x_cl45_write(bp, port,
2335 MDIO_PMA_REG_8726_TWO_WIRE_BYTE_CNT,
2336 (byte_cnt | 0xa000));
2338 /* Set the read command address */
2339 bnx2x_cl45_write(bp, port,
2343 MDIO_PMA_REG_8726_TWO_WIRE_MEM_ADDR,
2346 /* Activate read command */
2347 bnx2x_cl45_write(bp, port,
2351 MDIO_PMA_REG_8726_TWO_WIRE_CTRL,
2354 /* Wait up to 500us for command complete status */
2355 for (i = 0; i < 100; i++) {
2356 bnx2x_cl45_read(bp, port,
2360 MDIO_PMA_REG_8726_TWO_WIRE_CTRL, &val);
2361 if ((val & MDIO_PMA_REG_8726_TWO_WIRE_CTRL_STATUS_MASK) ==
2362 MDIO_PMA_REG_8726_TWO_WIRE_STATUS_COMPLETE)
2367 if ((val & MDIO_PMA_REG_8726_TWO_WIRE_CTRL_STATUS_MASK) !=
2368 MDIO_PMA_REG_8726_TWO_WIRE_STATUS_COMPLETE) {
2370 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
2371 (val & MDIO_PMA_REG_8726_TWO_WIRE_CTRL_STATUS_MASK));
2375 /* Read the buffer */
2376 for (i = 0; i < byte_cnt; i++) {
2377 bnx2x_cl45_read(bp, port,
2381 MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
2382 o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
2385 for (i = 0; i < 100; i++) {
2386 bnx2x_cl45_read(bp, port,
2390 MDIO_PMA_REG_8726_TWO_WIRE_CTRL, &val);
2391 if ((val & MDIO_PMA_REG_8726_TWO_WIRE_CTRL_STATUS_MASK) ==
2392 MDIO_PMA_REG_8726_TWO_WIRE_STATUS_IDLE)
2400 static u8 bnx2x_get_sfp_module_type(struct link_params *params,
2403 struct bnx2x *bp = params->bp;
2405 *module_type = SFP_MODULE_TYPE_UNKNOWN;
2407 /* First check for copper cable */
2408 if (bnx2x_read_sfp_module_eeprom(params,
2409 SFP_EEPROM_CON_TYPE_ADDR,
2412 DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM");
2417 case SFP_EEPROM_CON_TYPE_VAL_COPPER:
2419 u8 copper_module_type;
2420 /* Check if its active cable( includes SFP+ module)
2422 if (bnx2x_read_sfp_module_eeprom(params,
2423 SFP_EEPROM_FC_TX_TECH_ADDR,
2425 &copper_module_type) !=
2428 "Failed to read copper-cable-type"
2429 " from SFP+ EEPROM\n");
2433 if (copper_module_type &
2434 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
2435 DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
2436 *module_type = SFP_MODULE_TYPE_ACTIVE_COPPER_CABLE;
2437 } else if (copper_module_type &
2438 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
2439 DP(NETIF_MSG_LINK, "Passive Copper"
2440 " cable detected\n");
2442 SFP_MODULE_TYPE_PASSIVE_COPPER_CABLE;
2444 DP(NETIF_MSG_LINK, "Unknown copper-cable-"
2445 "type 0x%x !!!\n", copper_module_type);
2450 case SFP_EEPROM_CON_TYPE_VAL_LC:
2451 DP(NETIF_MSG_LINK, "Optic module detected\n");
2452 *module_type = SFP_MODULE_TYPE_LC;
2456 DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
2464 /* This function read the relevant field from the module ( SFP+ ),
2465 and verify it is compliant with this board */
2466 static u8 bnx2x_verify_sfp_module(struct link_params *params,
2469 struct bnx2x *bp = params->bp;
2470 u8 *str_p, *tmp_buf;
2473 #define COMPLIANCE_STR_CNT 6
2474 u8 *compliance_str[] = {"Broadcom", "JDSU", "Molex Inc", "PICOLIGHT",
2475 "FINISAR CORP. ", "Amphenol"};
2476 u8 buf[SFP_EEPROM_VENDOR_NAME_SIZE];
2477 /* Passive Copper cables are allowed to participate,
2478 since the module is hardwired to the copper cable */
2480 if (!(params->feature_config_flags &
2481 FEATURE_CONFIG_MODULE_ENFORCMENT_ENABLED)) {
2482 DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
2486 if (module_type != SFP_MODULE_TYPE_LC) {
2487 DP(NETIF_MSG_LINK, "No need to verify copper cable\n");
2491 /* In case of non copper cable or Active copper cable,
2492 verify that the SFP+ module is compliant with this board*/
2493 if (bnx2x_read_sfp_module_eeprom(params,
2494 SFP_EEPROM_VENDOR_NAME_ADDR,
2495 SFP_EEPROM_VENDOR_NAME_SIZE,
2497 DP(NETIF_MSG_LINK, "Failed to read Vendor-Name from"
2498 " module EEPROM\n");
2501 for (i = 0; i < COMPLIANCE_STR_CNT; i++) {
2502 str_p = compliance_str[i];
2505 if ((u8)(*tmp_buf) != (u8)(*str_p))
2512 DP(NETIF_MSG_LINK, "SFP+ Module verified, "
2517 DP(NETIF_MSG_LINK, "Incompliant SFP+ module. Disable module !!!\n");
2522 static u8 bnx2x_bcm8726_set_limiting_mode(struct link_params *params,
2525 struct bnx2x *bp = params->bp;
2526 u8 port = params->port;
2527 u8 options[SFP_EEPROM_OPTIONS_SIZE];
2529 u8 ext_phy_addr = ((params->ext_phy_config &
2530 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2531 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2532 u16 cur_limiting_mode;
2533 if (bnx2x_read_sfp_module_eeprom(params,
2534 SFP_EEPROM_OPTIONS_ADDR,
2535 SFP_EEPROM_OPTIONS_SIZE,
2537 DP(NETIF_MSG_LINK, "Failed to read Option field from"
2538 " module EEPROM\n");
2541 limiting_mode = !(options[0] &
2542 SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK);
2544 bnx2x_cl45_read(bp, port,
2545 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
2548 MDIO_PMA_REG_ROM_VER2,
2549 &cur_limiting_mode);
2550 DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
2553 if (limiting_mode &&
2554 (module_type != SFP_MODULE_TYPE_PASSIVE_COPPER_CABLE)) {
2556 "Module options = 0x%x.Setting LIMITING MODE\n",
2558 bnx2x_cl45_write(bp, port,
2559 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
2562 MDIO_PMA_REG_ROM_VER2,
2563 SFP_LIMITING_MODE_VALUE);
2564 } else { /* LRM mode ( default )*/
2566 DP(NETIF_MSG_LINK, "Module options = 0x%x.Setting LRM MODE\n",
2569 /* Changing to LRM mode takes quite few seconds.
2570 So do it only if current mode is limiting
2571 ( default is LRM )*/
2572 if (cur_limiting_mode != SFP_LIMITING_MODE_VALUE)
2575 bnx2x_cl45_write(bp, port,
2576 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
2579 MDIO_PMA_REG_LRM_MODE,
2581 bnx2x_cl45_write(bp, port,
2582 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
2585 MDIO_PMA_REG_ROM_VER2,
2587 bnx2x_cl45_write(bp, port,
2588 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
2591 MDIO_PMA_REG_MISC_CTRL0,
2593 bnx2x_cl45_write(bp, port,
2594 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
2597 MDIO_PMA_REG_LRM_MODE,
2603 static u8 bnx2x_wait_for_sfp_module_initialized(struct link_params *params)
2606 struct bnx2x *bp = params->bp;
2608 /* Initialization time after hot-plug may take up to 300ms for some
2609 phys type ( e.g. JDSU ) */
2610 for (timeout = 0; timeout < 60; timeout++) {
2611 if (bnx2x_read_sfp_module_eeprom(params, 1, 1, &val)
2613 DP(NETIF_MSG_LINK, "SFP+ module initialization "
2614 "took %d ms\n", timeout * 5);
2622 static u8 bnx2x_sfp_module_detection(struct link_params *params)
2624 struct bnx2x *bp = params->bp;
2626 u8 ext_phy_addr = ((params->ext_phy_config &
2627 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2628 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2629 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
2631 if (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) {
2632 DP(NETIF_MSG_LINK, "Module detection is not required "
2637 DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
2640 if (bnx2x_get_sfp_module_type(params,
2641 &module_type) != 0) {
2642 DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
2643 if (!(params->feature_config_flags &
2644 FEATURE_CONFIG_MODULE_ENFORCMENT_ENABLED)) {
2645 /* In case module detection is disabled, it trys to
2646 link up. The issue that can happen here is LRM /
2647 LIMITING mode which set according to the module-type*/
2648 DP(NETIF_MSG_LINK, "Unable to read module-type."
2649 "Probably due to Bit Stretching."
2650 " Proceeding...\n");
2654 } else if (bnx2x_verify_sfp_module(params, module_type) !=
2656 /* check SFP+ module compatibility */
2657 DP(NETIF_MSG_LINK, "Module verification failed!!\n");
2658 /* Turn on fault module-detected led */
2659 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
2660 MISC_REGISTERS_GPIO_HIGH,
2665 /* Turn off fault module-detected led */
2666 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
2667 MISC_REGISTERS_GPIO_LOW,
2670 /* Check and set limiting mode / LRM mode */
2671 bnx2x_bcm8726_set_limiting_mode(params, module_type);
2673 /* Enable transmit for this module */
2674 bnx2x_bcm8726_set_transmitter(bp, params->port,
2679 void bnx2x_handle_module_detect_int(struct link_params *params)
2681 struct bnx2x *bp = params->bp;
2683 u8 port = params->port;
2684 /* Set valid module led off */
2685 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
2686 MISC_REGISTERS_GPIO_HIGH,
2689 /* Get current gpio val refelecting module plugged in / out*/
2690 gpio_val = bnx2x_get_gpio(bp, MISC_REGISTERS_GPIO_3, port);
2692 /* Call the handling function in case module is detected */
2693 if (gpio_val == 0) {
2695 bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
2696 MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
2699 if (bnx2x_wait_for_sfp_module_initialized(params)
2701 bnx2x_sfp_module_detection(params);
2703 DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
2705 u8 ext_phy_addr = ((params->ext_phy_config &
2706 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2707 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2708 bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
2709 MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
2711 /* Module was plugged out. */
2712 /* Disable transmit for this module */
2713 bnx2x_bcm8726_set_transmitter(bp, params->port,
2718 static void bnx2x_bcm807x_force_10G(struct link_params *params)
2720 struct bnx2x *bp = params->bp;
2721 u8 port = params->port;
2722 u8 ext_phy_addr = ((params->ext_phy_config &
2723 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2724 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2725 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
2727 /* Force KR or KX */
2728 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2732 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2734 MDIO_PMA_REG_10G_CTRL2,
2736 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2738 MDIO_PMA_REG_BCM_CTRL,
2740 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2745 static void bnx2x_bcm8073_set_xaui_low_power_mode(struct link_params *params)
2747 struct bnx2x *bp = params->bp;
2748 u8 port = params->port;
2750 u8 ext_phy_addr = ((params->ext_phy_config &
2751 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2752 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2753 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
2755 bnx2x_cl45_read(bp, params->port,
2756 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
2759 MDIO_PMA_REG_8073_CHIP_REV, &val);
2762 /* Mustn't set low power mode in 8073 A0 */
2766 /* Disable PLL sequencer (use read-modify-write to clear bit 13) */
2767 bnx2x_cl45_read(bp, port, ext_phy_type, ext_phy_addr,
2769 MDIO_XS_PLL_SEQUENCER, &val);
2771 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2772 MDIO_XS_DEVAD, MDIO_XS_PLL_SEQUENCER, val);
2775 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2776 MDIO_XS_DEVAD, 0x805E, 0x1077);
2777 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2778 MDIO_XS_DEVAD, 0x805D, 0x0000);
2779 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2780 MDIO_XS_DEVAD, 0x805C, 0x030B);
2781 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2782 MDIO_XS_DEVAD, 0x805B, 0x1240);
2783 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2784 MDIO_XS_DEVAD, 0x805A, 0x2490);
2787 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2788 MDIO_XS_DEVAD, 0x80A7, 0x0C74);
2789 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2790 MDIO_XS_DEVAD, 0x80A6, 0x9041);
2791 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2792 MDIO_XS_DEVAD, 0x80A5, 0x4640);
2795 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2796 MDIO_XS_DEVAD, 0x80FE, 0x01C4);
2797 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2798 MDIO_XS_DEVAD, 0x80FD, 0x9249);
2799 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2800 MDIO_XS_DEVAD, 0x80FC, 0x2015);
2802 /* Enable PLL sequencer (use read-modify-write to set bit 13) */
2803 bnx2x_cl45_read(bp, port, ext_phy_type, ext_phy_addr,
2805 MDIO_XS_PLL_SEQUENCER, &val);
2807 bnx2x_cl45_write(bp, port, ext_phy_type, ext_phy_addr,
2808 MDIO_XS_DEVAD, MDIO_XS_PLL_SEQUENCER, val);
2811 static void bnx2x_8073_set_pause_cl37(struct link_params *params,
2812 struct link_vars *vars)
2815 struct bnx2x *bp = params->bp;
2817 u8 ext_phy_addr = ((params->ext_phy_config &
2818 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2819 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2820 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
2822 bnx2x_cl45_read(bp, params->port,
2826 MDIO_AN_REG_CL37_FC_LD, &cl37_val);
2828 cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
2829 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
2831 if ((vars->ieee_fc &
2832 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
2833 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
2834 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
2836 if ((vars->ieee_fc &
2837 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
2838 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
2839 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
2841 if ((vars->ieee_fc &
2842 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
2843 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
2844 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
2847 "Ext phy AN advertize cl37 0x%x\n", cl37_val);
2849 bnx2x_cl45_write(bp, params->port,
2853 MDIO_AN_REG_CL37_FC_LD, cl37_val);
2857 static void bnx2x_ext_phy_set_pause(struct link_params *params,
2858 struct link_vars *vars)
2860 struct bnx2x *bp = params->bp;
2862 u8 ext_phy_addr = ((params->ext_phy_config &
2863 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2864 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2865 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
2867 /* read modify write pause advertizing */
2868 bnx2x_cl45_read(bp, params->port,
2872 MDIO_AN_REG_ADV_PAUSE, &val);
2874 val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
2876 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
2878 if ((vars->ieee_fc &
2879 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
2880 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
2881 val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
2883 if ((vars->ieee_fc &
2884 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
2885 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
2887 MDIO_AN_REG_ADV_PAUSE_PAUSE;
2890 "Ext phy AN advertize 0x%x\n", val);
2891 bnx2x_cl45_write(bp, params->port,
2895 MDIO_AN_REG_ADV_PAUSE, val);
2897 static void bnx2x_set_preemphasis(struct link_params *params)
2900 struct bnx2x *bp = params->bp;
2902 for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
2903 bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
2904 CL45_WR_OVER_CL22(bp, params->port,
2907 MDIO_RX0_RX_EQ_BOOST,
2908 params->xgxs_config_rx[i]);
2911 for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
2912 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
2913 CL45_WR_OVER_CL22(bp, params->port,
2917 params->xgxs_config_tx[i]);
2921 static void bnx2x_init_internal_phy(struct link_params *params,
2922 struct link_vars *vars)
2924 struct bnx2x *bp = params->bp;
2925 if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
2926 if ((XGXS_EXT_PHY_TYPE(params->ext_phy_config) ==
2927 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
2928 (params->feature_config_flags &
2929 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
2930 bnx2x_set_preemphasis(params);
2932 /* forced speed requested? */
2933 if (vars->line_speed != SPEED_AUTO_NEG) {
2934 DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
2936 /* disable autoneg */
2937 bnx2x_set_autoneg(params, vars);
2939 /* program speed and duplex */
2940 bnx2x_program_serdes(params, vars);
2942 } else { /* AN_mode */
2943 DP(NETIF_MSG_LINK, "not SGMII, AN\n");
2946 bnx2x_set_brcm_cl37_advertisment(params);
2948 /* program duplex & pause advertisement (for aneg) */
2949 bnx2x_set_ieee_aneg_advertisment(params,
2952 /* enable autoneg */
2953 bnx2x_set_autoneg(params, vars);
2955 /* enable and restart AN */
2956 bnx2x_restart_autoneg(params);
2959 } else { /* SGMII mode */
2960 DP(NETIF_MSG_LINK, "SGMII\n");
2962 bnx2x_initialize_sgmii_process(params, vars);
2966 static u8 bnx2x_ext_phy_init(struct link_params *params, struct link_vars *vars)
2968 struct bnx2x *bp = params->bp;
2975 if (vars->phy_flags & PHY_XGXS_FLAG) {
2976 ext_phy_addr = ((params->ext_phy_config &
2977 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
2978 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
2980 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
2981 /* Make sure that the soft reset is off (expect for the 8072:
2982 * due to the lock, it will be done inside the specific
2985 if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
2986 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
2987 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN) &&
2988 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) &&
2989 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)) {
2990 /* Wait for soft reset to get cleared upto 1 sec */
2991 for (cnt = 0; cnt < 1000; cnt++) {
2992 bnx2x_cl45_read(bp, params->port,
2996 MDIO_PMA_REG_CTRL, &ctrl);
2997 if (!(ctrl & (1<<15)))
3001 DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n",
3005 switch (ext_phy_type) {
3006 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
3009 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
3010 DP(NETIF_MSG_LINK, "XGXS 8705\n");
3012 bnx2x_cl45_write(bp, params->port,
3016 MDIO_PMA_REG_MISC_CTRL,
3018 bnx2x_cl45_write(bp, params->port,
3022 MDIO_PMA_REG_PHY_IDENTIFIER,
3024 bnx2x_cl45_write(bp, params->port,
3028 MDIO_PMA_REG_CMU_PLL_BYPASS,
3030 bnx2x_cl45_write(bp, params->port,
3034 MDIO_WIS_REG_LASI_CNTL, 0x1);
3036 /* BCM8705 doesn't have microcode, hence the 0 */
3037 bnx2x_save_spirom_version(bp, params->port,
3038 params->shmem_base, 0);
3041 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
3042 /* Wait until fw is loaded */
3043 for (cnt = 0; cnt < 100; cnt++) {
3044 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3045 ext_phy_addr, MDIO_PMA_DEVAD,
3046 MDIO_PMA_REG_ROM_VER1, &val);
3051 DP(NETIF_MSG_LINK, "XGXS 8706 is initialized "
3052 "after %d ms\n", cnt);
3053 if ((params->feature_config_flags &
3054 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
3057 for (i = 0; i < 4; i++) {
3058 reg = MDIO_XS_8706_REG_BANK_RX0 +
3059 i*(MDIO_XS_8706_REG_BANK_RX1 -
3060 MDIO_XS_8706_REG_BANK_RX0);
3061 bnx2x_cl45_read(bp, params->port,
3066 /* Clear first 3 bits of the control */
3068 /* Set control bits according to
3070 val |= (params->xgxs_config_rx[i] &
3072 DP(NETIF_MSG_LINK, "Setting RX"
3073 "Equalizer to BCM8706 reg 0x%x"
3074 " <-- val 0x%x\n", reg, val);
3075 bnx2x_cl45_write(bp, params->port,
3083 /* First enable LASI */
3084 bnx2x_cl45_write(bp, params->port,
3088 MDIO_PMA_REG_RX_ALARM_CTRL,
3090 bnx2x_cl45_write(bp, params->port,
3094 MDIO_PMA_REG_LASI_CTRL, 0x0004);
3096 if (params->req_line_speed == SPEED_10000) {
3097 DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
3099 bnx2x_cl45_write(bp, params->port,
3103 MDIO_PMA_REG_DIGITAL_CTRL,
3106 /* Force 1Gbps using autoneg with 1G
3109 /* Allow CL37 through CL73 */
3110 DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
3111 bnx2x_cl45_write(bp, params->port,
3115 MDIO_AN_REG_CL37_CL73,
3118 /* Enable Full-Duplex advertisment on CL37 */
3119 bnx2x_cl45_write(bp, params->port,
3123 MDIO_AN_REG_CL37_FC_LP,
3125 /* Enable CL37 AN */
3126 bnx2x_cl45_write(bp, params->port,
3130 MDIO_AN_REG_CL37_AN,
3133 bnx2x_cl45_write(bp, params->port,
3137 MDIO_AN_REG_ADV, (1<<5));
3139 /* Enable clause 73 AN */
3140 bnx2x_cl45_write(bp, params->port,
3148 bnx2x_save_bcm_spirom_ver(bp, params->port,
3151 params->shmem_base);
3153 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
3154 DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
3155 bnx2x_bcm8726_external_rom_boot(params);
3157 /* Need to call module detected on initialization since
3158 the module detection triggered by actual module
3159 insertion might occur before driver is loaded, and when
3160 driver is loaded, it reset all registers, including the
3162 bnx2x_sfp_module_detection(params);
3163 if (params->req_line_speed == SPEED_1000) {
3164 DP(NETIF_MSG_LINK, "Setting 1G force\n");
3165 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3166 ext_phy_addr, MDIO_PMA_DEVAD,
3167 MDIO_PMA_REG_CTRL, 0x40);
3168 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3169 ext_phy_addr, MDIO_PMA_DEVAD,
3170 MDIO_PMA_REG_10G_CTRL2, 0xD);
3171 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3172 ext_phy_addr, MDIO_PMA_DEVAD,
3173 MDIO_PMA_REG_LASI_CTRL, 0x5);
3174 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3175 ext_phy_addr, MDIO_PMA_DEVAD,
3176 MDIO_PMA_REG_RX_ALARM_CTRL,
3178 } else if ((params->req_line_speed ==
3180 ((params->speed_cap_mask &
3181 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))) {
3182 DP(NETIF_MSG_LINK, "Setting 1G clause37 \n");
3183 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3184 ext_phy_addr, MDIO_AN_DEVAD,
3185 MDIO_AN_REG_ADV, 0x20);
3186 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3187 ext_phy_addr, MDIO_AN_DEVAD,
3188 MDIO_AN_REG_CL37_CL73, 0x040c);
3189 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3190 ext_phy_addr, MDIO_AN_DEVAD,
3191 MDIO_AN_REG_CL37_FC_LD, 0x0020);
3192 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3193 ext_phy_addr, MDIO_AN_DEVAD,
3194 MDIO_AN_REG_CL37_AN, 0x1000);
3195 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3196 ext_phy_addr, MDIO_AN_DEVAD,
3197 MDIO_AN_REG_CTRL, 0x1200);
3199 /* Enable RX-ALARM control to receive
3200 interrupt for 1G speed change */
3201 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3202 ext_phy_addr, MDIO_PMA_DEVAD,
3203 MDIO_PMA_REG_LASI_CTRL, 0x4);
3204 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3205 ext_phy_addr, MDIO_PMA_DEVAD,
3206 MDIO_PMA_REG_RX_ALARM_CTRL,
3209 } else { /* Default 10G. Set only LASI control */
3210 bnx2x_cl45_write(bp, params->port, ext_phy_type,
3211 ext_phy_addr, MDIO_PMA_DEVAD,
3212 MDIO_PMA_REG_LASI_CTRL, 1);
3215 /* Set TX PreEmphasis if needed */
3216 if ((params->feature_config_flags &
3217 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
3218 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x,"
3220 params->xgxs_config_tx[0],
3221 params->xgxs_config_tx[1]);
3222 bnx2x_cl45_write(bp, params->port,
3226 MDIO_PMA_REG_8726_TX_CTRL1,
3227 params->xgxs_config_tx[0]);
3229 bnx2x_cl45_write(bp, params->port,
3233 MDIO_PMA_REG_8726_TX_CTRL2,
3234 params->xgxs_config_tx[1]);
3237 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
3238 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
3241 u16 rx_alarm_ctrl_val;
3244 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) {
3245 rx_alarm_ctrl_val = 0x400;
3246 lasi_ctrl_val = 0x0004;
3248 rx_alarm_ctrl_val = (1<<2);
3249 lasi_ctrl_val = 0x0004;
3253 bnx2x_cl45_write(bp, params->port,
3257 MDIO_PMA_REG_RX_ALARM_CTRL,
3260 bnx2x_cl45_write(bp, params->port,
3264 MDIO_PMA_REG_LASI_CTRL,
3267 bnx2x_8073_set_pause_cl37(params, vars);
3270 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072){
3271 bnx2x_bcm8072_external_rom_boot(params);
3274 /* In case of 8073 with long xaui lines,
3275 don't set the 8073 xaui low power*/
3276 bnx2x_bcm8073_set_xaui_low_power_mode(params);
3279 bnx2x_cl45_read(bp, params->port,
3283 MDIO_PMA_REG_M8051_MSGOUT_REG,
3286 bnx2x_cl45_read(bp, params->port,
3290 MDIO_PMA_REG_RX_ALARM, &tmp1);
3292 DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1):"
3295 /* If this is forced speed, set to KR or KX
3296 * (all other are not supported)
3298 if (params->loopback_mode == LOOPBACK_EXT) {
3299 bnx2x_bcm807x_force_10G(params);
3301 "Forced speed 10G on 807X\n");
3304 bnx2x_cl45_write(bp, params->port,
3305 ext_phy_type, ext_phy_addr,
3307 MDIO_PMA_REG_BCM_CTRL,
3310 if (params->req_line_speed != SPEED_AUTO_NEG) {
3311 if (params->req_line_speed == SPEED_10000) {
3313 } else if (params->req_line_speed ==
3316 /* Note that 2.5G works only
3317 when used with 1G advertisment */
3323 if (params->speed_cap_mask &
3324 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
3327 /* Note that 2.5G works only when
3328 used with 1G advertisment */
3329 if (params->speed_cap_mask &
3330 (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
3331 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
3334 "807x autoneg val = 0x%x\n", val);
3337 bnx2x_cl45_write(bp, params->port,
3341 MDIO_AN_REG_ADV, val);
3344 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
3346 bnx2x_cl45_read(bp, params->port,
3350 MDIO_AN_REG_8073_2_5G, &tmp1);
3352 if (((params->speed_cap_mask &
3353 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
3354 (params->req_line_speed ==
3356 (params->req_line_speed ==
3359 /* Allow 2.5G for A1 and above */
3360 bnx2x_cl45_read(bp, params->port,
3361 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
3364 MDIO_PMA_REG_8073_CHIP_REV, &phy_ver);
3365 DP(NETIF_MSG_LINK, "Add 2.5G\n");
3371 DP(NETIF_MSG_LINK, "Disable 2.5G\n");
3375 bnx2x_cl45_write(bp, params->port,
3379 MDIO_AN_REG_8073_2_5G, tmp1);
3382 /* Add support for CL37 (passive mode) II */
3384 bnx2x_cl45_read(bp, params->port,
3388 MDIO_AN_REG_CL37_FC_LD,
3391 bnx2x_cl45_write(bp, params->port,
3395 MDIO_AN_REG_CL37_FC_LD, (tmp1 |
3396 ((params->req_duplex == DUPLEX_FULL) ?
3399 /* Add support for CL37 (passive mode) III */
3400 bnx2x_cl45_write(bp, params->port,
3404 MDIO_AN_REG_CL37_AN, 0x1000);
3407 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
3408 /* The SNR will improve about 2db by changing
3409 BW and FEE main tap. Rest commands are executed
3411 /*Change FFE main cursor to 5 in EDC register*/
3412 if (bnx2x_8073_is_snr_needed(params))
3413 bnx2x_cl45_write(bp, params->port,
3417 MDIO_PMA_REG_EDC_FFE_MAIN,
3420 /* Enable FEC (Forware Error Correction)
3421 Request in the AN */
3422 bnx2x_cl45_read(bp, params->port,
3426 MDIO_AN_REG_ADV2, &tmp1);
3430 bnx2x_cl45_write(bp, params->port,
3434 MDIO_AN_REG_ADV2, tmp1);
3438 bnx2x_ext_phy_set_pause(params, vars);
3440 /* Restart autoneg */
3442 bnx2x_cl45_write(bp, params->port,
3446 MDIO_AN_REG_CTRL, 0x1200);
3447 DP(NETIF_MSG_LINK, "807x Autoneg Restart: "
3448 "Advertise 1G=%x, 10G=%x\n",
3449 ((val & (1<<5)) > 0),
3450 ((val & (1<<7)) > 0));
3453 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
3455 u16 fw_ver1, fw_ver2;
3457 "Setting the SFX7101 LASI indication\n");
3459 bnx2x_cl45_write(bp, params->port,
3463 MDIO_PMA_REG_LASI_CTRL, 0x1);
3465 "Setting the SFX7101 LED to blink on traffic\n");
3466 bnx2x_cl45_write(bp, params->port,
3470 MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
3472 bnx2x_ext_phy_set_pause(params, vars);
3473 /* Restart autoneg */
3474 bnx2x_cl45_read(bp, params->port,
3478 MDIO_AN_REG_CTRL, &val);
3480 bnx2x_cl45_write(bp, params->port,
3484 MDIO_AN_REG_CTRL, val);
3486 /* Save spirom version */
3487 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3488 ext_phy_addr, MDIO_PMA_DEVAD,
3489 MDIO_PMA_REG_7101_VER1, &fw_ver1);
3491 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3492 ext_phy_addr, MDIO_PMA_DEVAD,
3493 MDIO_PMA_REG_7101_VER2, &fw_ver2);
3495 bnx2x_save_spirom_version(params->bp, params->port,
3497 (u32)(fw_ver1<<16 | fw_ver2));
3501 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
3503 "Setting the BCM8481 LASI control\n");
3505 bnx2x_cl45_write(bp, params->port,
3509 MDIO_PMA_REG_LASI_CTRL, 0x1);
3511 /* Restart autoneg */
3512 bnx2x_cl45_read(bp, params->port,
3516 MDIO_AN_REG_CTRL, &val);
3518 bnx2x_cl45_write(bp, params->port,
3522 MDIO_AN_REG_CTRL, val);
3524 bnx2x_save_bcm_spirom_ver(bp, params->port,
3527 params->shmem_base);
3530 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
3532 "XGXS PHY Failure detected 0x%x\n",
3533 params->ext_phy_config);
3537 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
3538 params->ext_phy_config);
3543 } else { /* SerDes */
3545 ext_phy_type = SERDES_EXT_PHY_TYPE(params->ext_phy_config);
3546 switch (ext_phy_type) {
3547 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
3548 DP(NETIF_MSG_LINK, "SerDes Direct\n");
3551 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
3552 DP(NETIF_MSG_LINK, "SerDes 5482\n");
3556 DP(NETIF_MSG_LINK, "BAD SerDes ext_phy_config 0x%x\n",
3557 params->ext_phy_config);
3565 static u8 bnx2x_ext_phy_is_link_up(struct link_params *params,
3566 struct link_vars *vars)
3568 struct bnx2x *bp = params->bp;
3572 u16 rx_sd, pcs_status;
3573 u8 ext_phy_link_up = 0;
3574 u8 port = params->port;
3575 if (vars->phy_flags & PHY_XGXS_FLAG) {
3576 ext_phy_addr = ((params->ext_phy_config &
3577 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
3578 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
3580 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
3581 switch (ext_phy_type) {
3582 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
3583 DP(NETIF_MSG_LINK, "XGXS Direct\n");
3584 ext_phy_link_up = 1;
3587 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
3588 DP(NETIF_MSG_LINK, "XGXS 8705\n");
3589 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3592 MDIO_WIS_REG_LASI_STATUS, &val1);
3593 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
3595 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3598 MDIO_WIS_REG_LASI_STATUS, &val1);
3599 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
3601 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3604 MDIO_PMA_REG_RX_SD, &rx_sd);
3605 DP(NETIF_MSG_LINK, "8705 rx_sd 0x%x\n", rx_sd);
3606 ext_phy_link_up = (rx_sd & 0x1);
3607 if (ext_phy_link_up)
3608 vars->line_speed = SPEED_10000;
3611 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
3612 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
3613 DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
3615 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3617 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM,
3619 /* clear LASI indication*/
3620 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3622 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS,
3624 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3626 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS,
3628 DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x-->"
3629 "0x%x\n", val1, val2);
3631 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3633 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD,
3635 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3637 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS,
3639 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3641 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS,
3643 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3645 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS,
3648 DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x"
3649 " pcs_status 0x%x 1Gbps link_status 0x%x\n",
3650 rx_sd, pcs_status, val2);
3651 /* link is up if both bit 0 of pmd_rx_sd and
3652 * bit 0 of pcs_status are set, or if the autoneg bit
3655 ext_phy_link_up = ((rx_sd & pcs_status & 0x1) ||
3657 if (ext_phy_link_up) {
3659 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) {
3660 /* If transmitter is disabled,
3661 ignore false link up indication */
3662 bnx2x_cl45_read(bp, params->port,
3666 MDIO_PMA_REG_PHY_IDENTIFIER,
3668 if (val1 & (1<<15)) {
3669 DP(NETIF_MSG_LINK, "Tx is "
3671 ext_phy_link_up = 0;
3677 vars->line_speed = SPEED_1000;
3679 vars->line_speed = SPEED_10000;
3683 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
3684 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
3686 u16 link_status = 0;
3687 u16 an1000_status = 0;
3689 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) {
3690 bnx2x_cl45_read(bp, params->port,
3694 MDIO_PCS_REG_LASI_STATUS, &val1);
3695 bnx2x_cl45_read(bp, params->port,
3699 MDIO_PCS_REG_LASI_STATUS, &val2);
3701 "870x LASI status 0x%x->0x%x\n",
3705 /* In 8073, port1 is directed through emac0 and
3706 * port0 is directed through emac1
3708 bnx2x_cl45_read(bp, params->port,
3712 MDIO_PMA_REG_LASI_STATUS, &val1);
3715 "8703 LASI status 0x%x\n",
3719 /* clear the interrupt LASI status register */
3720 bnx2x_cl45_read(bp, params->port,
3724 MDIO_PCS_REG_STATUS, &val2);
3725 bnx2x_cl45_read(bp, params->port,
3729 MDIO_PCS_REG_STATUS, &val1);
3730 DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n",
3733 bnx2x_cl45_read(bp, params->port,
3737 MDIO_PMA_REG_M8051_MSGOUT_REG,
3740 /* Check the LASI */
3741 bnx2x_cl45_read(bp, params->port,
3745 MDIO_PMA_REG_RX_ALARM, &val2);
3747 DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
3749 /* Check the link status */
3750 bnx2x_cl45_read(bp, params->port,
3754 MDIO_PCS_REG_STATUS, &val2);
3755 DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
3757 bnx2x_cl45_read(bp, params->port,
3761 MDIO_PMA_REG_STATUS, &val2);
3762 bnx2x_cl45_read(bp, params->port,
3766 MDIO_PMA_REG_STATUS, &val1);
3767 ext_phy_link_up = ((val1 & 4) == 4);
3768 DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
3770 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
3772 if (ext_phy_link_up &&
3773 ((params->req_line_speed !=
3775 if (bnx2x_bcm8073_xaui_wa(params)
3777 ext_phy_link_up = 0;
3781 bnx2x_cl45_read(bp, params->port,
3785 MDIO_AN_REG_LINK_STATUS,
3787 bnx2x_cl45_read(bp, params->port,
3791 MDIO_AN_REG_LINK_STATUS,
3794 /* Check the link status on 1.1.2 */
3795 bnx2x_cl45_read(bp, params->port,
3799 MDIO_PMA_REG_STATUS, &val2);
3800 bnx2x_cl45_read(bp, params->port,
3804 MDIO_PMA_REG_STATUS, &val1);
3805 DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
3806 "an_link_status=0x%x\n",
3807 val2, val1, an1000_status);
3809 ext_phy_link_up = (((val1 & 4) == 4) ||
3810 (an1000_status & (1<<1)));
3811 if (ext_phy_link_up &&
3812 bnx2x_8073_is_snr_needed(params)) {
3813 /* The SNR will improve about 2dbby
3814 changing the BW and FEE main tap.*/
3816 /* The 1st write to change FFE main
3817 tap is set before restart AN */
3818 /* Change PLL Bandwidth in EDC
3820 bnx2x_cl45_write(bp, port, ext_phy_type,
3823 MDIO_PMA_REG_PLL_BANDWIDTH,
3826 /* Change CDR Bandwidth in EDC
3828 bnx2x_cl45_write(bp, port, ext_phy_type,
3831 MDIO_PMA_REG_CDR_BANDWIDTH,
3836 bnx2x_cl45_read(bp, params->port,
3840 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
3843 /* Bits 0..2 --> speed detected,
3844 bits 13..15--> link is down */
3845 if ((link_status & (1<<2)) &&
3846 (!(link_status & (1<<15)))) {
3847 ext_phy_link_up = 1;
3848 vars->line_speed = SPEED_10000;
3850 "port %x: External link"
3851 " up in 10G\n", params->port);
3852 } else if ((link_status & (1<<1)) &&
3853 (!(link_status & (1<<14)))) {
3854 ext_phy_link_up = 1;
3855 vars->line_speed = SPEED_2500;
3857 "port %x: External link"
3858 " up in 2.5G\n", params->port);
3859 } else if ((link_status & (1<<0)) &&
3860 (!(link_status & (1<<13)))) {
3861 ext_phy_link_up = 1;
3862 vars->line_speed = SPEED_1000;
3864 "port %x: External link"
3865 " up in 1G\n", params->port);
3867 ext_phy_link_up = 0;
3869 "port %x: External link"
3870 " is down\n", params->port);
3873 /* See if 1G link is up for the 8072 */
3874 bnx2x_cl45_read(bp, params->port,
3878 MDIO_AN_REG_LINK_STATUS,
3880 bnx2x_cl45_read(bp, params->port,
3884 MDIO_AN_REG_LINK_STATUS,
3886 if (an1000_status & (1<<1)) {
3887 ext_phy_link_up = 1;
3888 vars->line_speed = SPEED_1000;
3890 "port %x: External link"
3891 " up in 1G\n", params->port);
3892 } else if (ext_phy_link_up) {
3893 ext_phy_link_up = 1;
3894 vars->line_speed = SPEED_10000;
3896 "port %x: External link"
3897 " up in 10G\n", params->port);
3904 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
3905 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3908 MDIO_PMA_REG_LASI_STATUS, &val2);
3909 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3912 MDIO_PMA_REG_LASI_STATUS, &val1);
3914 "10G-base-T LASI status 0x%x->0x%x\n",
3916 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3919 MDIO_PMA_REG_STATUS, &val2);
3920 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3923 MDIO_PMA_REG_STATUS, &val1);
3925 "10G-base-T PMA status 0x%x->0x%x\n",
3927 ext_phy_link_up = ((val1 & 4) == 4);
3929 * print the AN outcome of the SFX7101 PHY
3931 if (ext_phy_link_up) {
3932 bnx2x_cl45_read(bp, params->port,
3936 MDIO_AN_REG_MASTER_STATUS,
3938 vars->line_speed = SPEED_10000;
3940 "SFX7101 AN status 0x%x->Master=%x\n",
3945 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
3946 /* Clear LASI interrupt */
3947 bnx2x_cl45_read(bp, params->port,
3951 MDIO_PMA_REG_LASI_STATUS, &val1);
3952 DP(NETIF_MSG_LINK, "8481 LASI status reg = 0x%x\n",
3955 /* Check 10G-BaseT link status */
3956 /* Check Global PMD signal ok */
3957 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3959 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD,
3961 /* Check PCS block lock */
3962 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3964 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS,
3966 DP(NETIF_MSG_LINK, "8481 1.a = 0x%x, 1.20 = 0x%x\n",
3968 if (rx_sd & pcs_status & 0x1) {
3969 vars->line_speed = SPEED_10000;
3970 ext_phy_link_up = 1;
3973 /* Check 1000-BaseT link status */
3974 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3976 MDIO_AN_DEVAD, 0xFFE1,
3979 bnx2x_cl45_read(bp, params->port, ext_phy_type,
3981 MDIO_AN_DEVAD, 0xFFE1,
3983 DP(NETIF_MSG_LINK, "8481 7.FFE1 ="
3984 "0x%x-->0x%x\n", val1, val2);
3985 if (val2 & (1<<2)) {
3986 vars->line_speed = SPEED_1000;
3987 ext_phy_link_up = 1;
3993 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
3994 params->ext_phy_config);
3995 ext_phy_link_up = 0;
3999 } else { /* SerDes */
4000 ext_phy_type = SERDES_EXT_PHY_TYPE(params->ext_phy_config);
4001 switch (ext_phy_type) {
4002 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
4003 DP(NETIF_MSG_LINK, "SerDes Direct\n");
4004 ext_phy_link_up = 1;
4007 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
4008 DP(NETIF_MSG_LINK, "SerDes 5482\n");
4009 ext_phy_link_up = 1;
4014 "BAD SerDes ext_phy_config 0x%x\n",
4015 params->ext_phy_config);
4016 ext_phy_link_up = 0;
4021 return ext_phy_link_up;
4024 static void bnx2x_link_int_enable(struct link_params *params)
4026 u8 port = params->port;
4029 struct bnx2x *bp = params->bp;
4030 /* setting the status to report on link up
4031 for either XGXS or SerDes */
4033 if (params->switch_cfg == SWITCH_CFG_10G) {
4034 mask = (NIG_MASK_XGXS0_LINK10G |
4035 NIG_MASK_XGXS0_LINK_STATUS);
4036 DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
4037 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
4038 if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
4039 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
4041 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)) {
4042 mask |= NIG_MASK_MI_INT;
4043 DP(NETIF_MSG_LINK, "enabled external phy int\n");
4046 } else { /* SerDes */
4047 mask = NIG_MASK_SERDES0_LINK_STATUS;
4048 DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
4049 ext_phy_type = SERDES_EXT_PHY_TYPE(params->ext_phy_config);
4050 if ((ext_phy_type !=
4051 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT) &&
4053 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN)) {
4054 mask |= NIG_MASK_MI_INT;
4055 DP(NETIF_MSG_LINK, "enabled external phy int\n");
4059 NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
4061 DP(NETIF_MSG_LINK, "port %x, is_xgxs=%x, int_status 0x%x\n", port,
4062 (params->switch_cfg == SWITCH_CFG_10G),
4063 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
4065 DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
4066 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
4067 REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
4068 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
4069 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
4070 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
4071 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
4078 static void bnx2x_link_int_ack(struct link_params *params,
4079 struct link_vars *vars, u8 is_10g)
4081 struct bnx2x *bp = params->bp;
4082 u8 port = params->port;
4084 /* first reset all status
4085 * we assume only one line will be change at a time */
4086 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4087 (NIG_STATUS_XGXS0_LINK10G |
4088 NIG_STATUS_XGXS0_LINK_STATUS |
4089 NIG_STATUS_SERDES0_LINK_STATUS));
4090 if (vars->phy_link_up) {
4092 /* Disable the 10G link interrupt
4093 * by writing 1 to the status register
4095 DP(NETIF_MSG_LINK, "10G XGXS phy link up\n");
4097 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4098 NIG_STATUS_XGXS0_LINK10G);
4100 } else if (params->switch_cfg == SWITCH_CFG_10G) {
4101 /* Disable the link interrupt
4102 * by writing 1 to the relevant lane
4103 * in the status register
4105 u32 ser_lane = ((params->lane_config &
4106 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
4107 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
4109 DP(NETIF_MSG_LINK, "1G XGXS phy link up\n");
4111 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4113 NIG_STATUS_XGXS0_LINK_STATUS_SIZE));
4115 } else { /* SerDes */
4116 DP(NETIF_MSG_LINK, "SerDes phy link up\n");
4117 /* Disable the link interrupt
4118 * by writing 1 to the status register
4121 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4122 NIG_STATUS_SERDES0_LINK_STATUS);
4125 } else { /* link_down */
4129 static u8 bnx2x_format_ver(u32 num, u8 *str, u16 len)
4132 u32 mask = 0xf0000000;
4136 /* Need more than 10chars for this format */
4143 digit = ((num & mask) >> shift);
4145 *str_ptr = digit + '0';
4147 *str_ptr = digit - 0xa + 'a';
4160 static void bnx2x_turn_on_ef(struct bnx2x *bp, u8 port, u8 ext_phy_addr,
4165 /* Enable EMAC0 in to enable MDIO */
4166 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
4167 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
4170 /* take ext phy out of reset */
4172 MISC_REGISTERS_GPIO_2,
4173 MISC_REGISTERS_GPIO_HIGH,
4177 MISC_REGISTERS_GPIO_1,
4178 MISC_REGISTERS_GPIO_HIGH,
4184 for (cnt = 0; cnt < 1000; cnt++) {
4186 bnx2x_cl45_read(bp, port,
4192 if (!(ctrl & (1<<15))) {
4193 DP(NETIF_MSG_LINK, "Reset completed\n\n");
4199 static void bnx2x_turn_off_sf(struct bnx2x *bp, u8 port)
4201 /* put sf to reset */
4203 MISC_REGISTERS_GPIO_1,
4204 MISC_REGISTERS_GPIO_LOW,
4207 MISC_REGISTERS_GPIO_2,
4208 MISC_REGISTERS_GPIO_LOW,
4212 u8 bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
4213 u8 *version, u16 len)
4215 struct bnx2x *bp = params->bp;
4216 u32 ext_phy_type = 0;
4220 if (version == NULL || params == NULL)
4223 spirom_ver = REG_RD(bp, params->shmem_base +
4224 offsetof(struct shmem_region,
4225 port_mb[params->port].ext_phy_fw_version));
4227 /* reset the returned value to zero */
4228 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
4229 switch (ext_phy_type) {
4230 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
4235 version[0] = (spirom_ver & 0xFF);
4236 version[1] = (spirom_ver & 0xFF00) >> 8;
4237 version[2] = (spirom_ver & 0xFF0000) >> 16;
4238 version[3] = (spirom_ver & 0xFF000000) >> 24;
4242 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
4243 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
4244 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
4245 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
4246 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
4247 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
4248 status = bnx2x_format_ver(spirom_ver, version, len);
4250 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
4253 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
4254 DP(NETIF_MSG_LINK, "bnx2x_get_ext_phy_fw_version:"
4255 " type is FAILURE!\n");
4265 static void bnx2x_set_xgxs_loopback(struct link_params *params,
4266 struct link_vars *vars,
4269 u8 port = params->port;
4270 struct bnx2x *bp = params->bp;
4275 DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
4277 /* change the uni_phy_addr in the nig */
4278 md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
4281 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18, 0x5);
4283 bnx2x_cl45_write(bp, port, 0,
4286 (MDIO_REG_BANK_AER_BLOCK +
4287 (MDIO_AER_BLOCK_AER_REG & 0xf)),
4290 bnx2x_cl45_write(bp, port, 0,
4293 (MDIO_REG_BANK_CL73_IEEEB0 +
4294 (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
4297 /* set aer mmd back */
4298 bnx2x_set_aer_mmd(params, vars);
4301 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
4307 DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
4309 CL45_RD_OVER_CL22(bp, port,
4311 MDIO_REG_BANK_COMBO_IEEE0,
4312 MDIO_COMBO_IEEE0_MII_CONTROL,
4315 CL45_WR_OVER_CL22(bp, port,
4317 MDIO_REG_BANK_COMBO_IEEE0,
4318 MDIO_COMBO_IEEE0_MII_CONTROL,
4320 MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK));
4325 static void bnx2x_ext_phy_loopback(struct link_params *params)
4327 struct bnx2x *bp = params->bp;
4331 if (params->switch_cfg == SWITCH_CFG_10G) {
4332 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
4333 /* CL37 Autoneg Enabled */
4334 ext_phy_addr = ((params->ext_phy_config &
4335 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
4336 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
4337 switch (ext_phy_type) {
4338 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
4339 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN:
4341 "ext_phy_loopback: We should not get here\n");
4343 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
4344 DP(NETIF_MSG_LINK, "ext_phy_loopback: 8705\n");
4346 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
4347 DP(NETIF_MSG_LINK, "ext_phy_loopback: 8706\n");
4349 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
4350 DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
4351 bnx2x_cl45_write(bp, params->port, ext_phy_type,
4357 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
4358 /* SFX7101_XGXS_TEST1 */
4359 bnx2x_cl45_write(bp, params->port, ext_phy_type,
4362 MDIO_XS_SFX7101_XGXS_TEST1,
4365 "ext_phy_loopback: set ext phy loopback\n");
4367 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
4370 } /* switch external PHY type */
4373 ext_phy_type = SERDES_EXT_PHY_TYPE(params->ext_phy_config);
4374 ext_phy_addr = (params->ext_phy_config &
4375 PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK)
4376 >> PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT;
4382 *------------------------------------------------------------------------
4383 * bnx2x_override_led_value -
4385 * Override the led value of the requsted led
4387 *------------------------------------------------------------------------
4389 u8 bnx2x_override_led_value(struct bnx2x *bp, u8 port,
4390 u32 led_idx, u32 value)
4394 /* If port 0 then use EMAC0, else use EMAC1*/
4395 u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
4398 "bnx2x_override_led_value() port %x led_idx %d value %d\n",
4399 port, led_idx, value);
4402 case 0: /* 10MB led */
4403 /* Read the current value of the LED register in
4405 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
4406 /* Set the OVERRIDE bit to 1 */
4407 reg_val |= EMAC_LED_OVERRIDE;
4408 /* If value is 1, set the 10M_OVERRIDE bit,
4409 otherwise reset it.*/
4410 reg_val = (value == 1) ? (reg_val | EMAC_LED_10MB_OVERRIDE) :
4411 (reg_val & ~EMAC_LED_10MB_OVERRIDE);
4412 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
4414 case 1: /*100MB led */
4415 /*Read the current value of the LED register in
4417 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
4418 /* Set the OVERRIDE bit to 1 */
4419 reg_val |= EMAC_LED_OVERRIDE;
4420 /* If value is 1, set the 100M_OVERRIDE bit,
4421 otherwise reset it.*/
4422 reg_val = (value == 1) ? (reg_val | EMAC_LED_100MB_OVERRIDE) :
4423 (reg_val & ~EMAC_LED_100MB_OVERRIDE);
4424 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
4426 case 2: /* 1000MB led */
4427 /* Read the current value of the LED register in the
4429 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
4430 /* Set the OVERRIDE bit to 1 */
4431 reg_val |= EMAC_LED_OVERRIDE;
4432 /* If value is 1, set the 1000M_OVERRIDE bit, otherwise
4434 reg_val = (value == 1) ? (reg_val | EMAC_LED_1000MB_OVERRIDE) :
4435 (reg_val & ~EMAC_LED_1000MB_OVERRIDE);
4436 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
4438 case 3: /* 2500MB led */
4439 /* Read the current value of the LED register in the
4441 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
4442 /* Set the OVERRIDE bit to 1 */
4443 reg_val |= EMAC_LED_OVERRIDE;
4444 /* If value is 1, set the 2500M_OVERRIDE bit, otherwise
4446 reg_val = (value == 1) ? (reg_val | EMAC_LED_2500MB_OVERRIDE) :
4447 (reg_val & ~EMAC_LED_2500MB_OVERRIDE);
4448 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
4450 case 4: /*10G led */
4452 REG_WR(bp, NIG_REG_LED_10G_P0,
4455 REG_WR(bp, NIG_REG_LED_10G_P1,
4459 case 5: /* TRAFFIC led */
4460 /* Find if the traffic control is via BMAC or EMAC */
4462 reg_val = REG_RD(bp, NIG_REG_NIG_EMAC0_EN);
4464 reg_val = REG_RD(bp, NIG_REG_NIG_EMAC1_EN);
4466 /* Override the traffic led in the EMAC:*/
4468 /* Read the current value of the LED register in
4470 reg_val = REG_RD(bp, emac_base +
4472 /* Set the TRAFFIC_OVERRIDE bit to 1 */
4473 reg_val |= EMAC_LED_OVERRIDE;
4474 /* If value is 1, set the TRAFFIC bit, otherwise
4476 reg_val = (value == 1) ? (reg_val | EMAC_LED_TRAFFIC) :
4477 (reg_val & ~EMAC_LED_TRAFFIC);
4478 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
4479 } else { /* Override the traffic led in the BMAC: */
4480 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
4482 REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 + port*4,
4488 "bnx2x_override_led_value() unknown led index %d "
4489 "(should be 0-5)\n", led_idx);
4497 u8 bnx2x_set_led(struct bnx2x *bp, u8 port, u8 mode, u32 speed,
4498 u16 hw_led_mode, u32 chip_id)
4502 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
4503 DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
4504 DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
4505 speed, hw_led_mode);
4508 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
4509 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
4510 SHARED_HW_CFG_LED_MAC1);
4512 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
4513 EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp | EMAC_LED_OVERRIDE));
4517 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, hw_led_mode);
4518 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 +
4520 /* Set blinking rate to ~15.9Hz */
4521 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
4522 LED_BLINK_RATE_VAL);
4523 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
4525 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
4526 EMAC_WR(bp, EMAC_REG_EMAC_LED,
4527 (tmp & (~EMAC_LED_OVERRIDE)));
4529 if (!CHIP_IS_E1H(bp) &&
4530 ((speed == SPEED_2500) ||
4531 (speed == SPEED_1000) ||
4532 (speed == SPEED_100) ||
4533 (speed == SPEED_10))) {
4534 /* On Everest 1 Ax chip versions for speeds less than
4535 10G LED scheme is different */
4536 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
4538 REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
4540 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
4547 DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
4555 u8 bnx2x_test_link(struct link_params *params, struct link_vars *vars)
4557 struct bnx2x *bp = params->bp;
4560 CL45_RD_OVER_CL22(bp, params->port,
4562 MDIO_REG_BANK_GP_STATUS,
4563 MDIO_GP_STATUS_TOP_AN_STATUS1,
4565 /* link is up only if both local phy and external phy are up */
4566 if ((gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) &&
4567 bnx2x_ext_phy_is_link_up(params, vars))
4573 static u8 bnx2x_link_initialize(struct link_params *params,
4574 struct link_vars *vars)
4576 struct bnx2x *bp = params->bp;
4577 u8 port = params->port;
4580 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
4581 /* Activate the external PHY */
4582 bnx2x_ext_phy_reset(params, vars);
4584 bnx2x_set_aer_mmd(params, vars);
4586 if (vars->phy_flags & PHY_XGXS_FLAG)
4587 bnx2x_set_master_ln(params);
4589 rc = bnx2x_reset_unicore(params);
4590 /* reset the SerDes and wait for reset bit return low */
4594 bnx2x_set_aer_mmd(params, vars);
4596 /* setting the masterLn_def again after the reset */
4597 if (vars->phy_flags & PHY_XGXS_FLAG) {
4598 bnx2x_set_master_ln(params);
4599 bnx2x_set_swap_lanes(params);
4602 if (vars->phy_flags & PHY_XGXS_FLAG) {
4603 if ((params->req_line_speed &&
4604 ((params->req_line_speed == SPEED_100) ||
4605 (params->req_line_speed == SPEED_10))) ||
4606 (!params->req_line_speed &&
4607 (params->speed_cap_mask >=
4608 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
4609 (params->speed_cap_mask <
4610 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
4612 vars->phy_flags |= PHY_SGMII_FLAG;
4614 vars->phy_flags &= ~PHY_SGMII_FLAG;
4617 /* In case of external phy existance, the line speed would be the
4618 line speed linked up by the external phy. In case it is direct only,
4619 then the line_speed during initialization will be equal to the
4621 vars->line_speed = params->req_line_speed;
4623 bnx2x_calc_ieee_aneg_adv(params, &vars->ieee_fc);
4625 /* init ext phy and enable link state int */
4626 non_ext_phy = ((ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ||
4627 (params->loopback_mode == LOOPBACK_XGXS_10));
4630 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
4631 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) ||
4632 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481) ||
4633 (params->loopback_mode == LOOPBACK_EXT_PHY)) {
4634 if (params->req_line_speed == SPEED_AUTO_NEG)
4635 bnx2x_set_parallel_detection(params, vars->phy_flags);
4636 bnx2x_init_internal_phy(params, vars);
4640 rc |= bnx2x_ext_phy_init(params, vars);
4642 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4643 (NIG_STATUS_XGXS0_LINK10G |
4644 NIG_STATUS_XGXS0_LINK_STATUS |
4645 NIG_STATUS_SERDES0_LINK_STATUS));
4652 u8 bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
4654 struct bnx2x *bp = params->bp;
4657 DP(NETIF_MSG_LINK, "Phy Initialization started \n");
4658 DP(NETIF_MSG_LINK, "req_speed = %d, req_flowctrl=%d\n",
4659 params->req_line_speed, params->req_flow_ctrl);
4660 vars->link_status = 0;
4661 vars->phy_link_up = 0;
4663 vars->line_speed = 0;
4664 vars->duplex = DUPLEX_FULL;
4665 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4666 vars->mac_type = MAC_TYPE_NONE;
4668 if (params->switch_cfg == SWITCH_CFG_1G)
4669 vars->phy_flags = PHY_SERDES_FLAG;
4671 vars->phy_flags = PHY_XGXS_FLAG;
4674 /* disable attentions */
4675 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
4676 (NIG_MASK_XGXS0_LINK_STATUS |
4677 NIG_MASK_XGXS0_LINK10G |
4678 NIG_MASK_SERDES0_LINK_STATUS |
4681 bnx2x_emac_init(params, vars);
4683 if (CHIP_REV_IS_FPGA(bp)) {
4685 vars->line_speed = SPEED_10000;
4686 vars->duplex = DUPLEX_FULL;
4687 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4688 vars->link_status = (LINK_STATUS_LINK_UP | LINK_10GTFD);
4689 /* enable on E1.5 FPGA */
4690 if (CHIP_IS_E1H(bp)) {
4692 (BNX2X_FLOW_CTRL_TX | BNX2X_FLOW_CTRL_RX);
4693 vars->link_status |=
4694 (LINK_STATUS_TX_FLOW_CONTROL_ENABLED |
4695 LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
4698 bnx2x_emac_enable(params, vars, 0);
4699 bnx2x_pbf_update(params, vars->flow_ctrl, vars->line_speed);
4701 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE
4702 + params->port*4, 0);
4704 /* update shared memory */
4705 bnx2x_update_mng(params, vars->link_status);
4710 if (CHIP_REV_IS_EMUL(bp)) {
4713 vars->line_speed = SPEED_10000;
4714 vars->duplex = DUPLEX_FULL;
4715 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4716 vars->link_status = (LINK_STATUS_LINK_UP | LINK_10GTFD);
4718 bnx2x_bmac_enable(params, vars, 0);
4720 bnx2x_pbf_update(params, vars->flow_ctrl, vars->line_speed);
4722 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE
4723 + params->port*4, 0);
4725 /* update shared memory */
4726 bnx2x_update_mng(params, vars->link_status);
4731 if (params->loopback_mode == LOOPBACK_BMAC) {
4733 vars->line_speed = SPEED_10000;
4734 vars->duplex = DUPLEX_FULL;
4735 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4736 vars->mac_type = MAC_TYPE_BMAC;
4738 vars->phy_flags = PHY_XGXS_FLAG;
4740 bnx2x_phy_deassert(params, vars->phy_flags);
4741 /* set bmac loopback */
4742 bnx2x_bmac_enable(params, vars, 1);
4744 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE +
4746 } else if (params->loopback_mode == LOOPBACK_EMAC) {
4748 vars->line_speed = SPEED_1000;
4749 vars->duplex = DUPLEX_FULL;
4750 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4751 vars->mac_type = MAC_TYPE_EMAC;
4753 vars->phy_flags = PHY_XGXS_FLAG;
4755 bnx2x_phy_deassert(params, vars->phy_flags);
4756 /* set bmac loopback */
4757 bnx2x_emac_enable(params, vars, 1);
4758 bnx2x_emac_program(params, vars->line_speed,
4760 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE +
4762 } else if ((params->loopback_mode == LOOPBACK_XGXS_10) ||
4763 (params->loopback_mode == LOOPBACK_EXT_PHY)) {
4765 vars->line_speed = SPEED_10000;
4766 vars->duplex = DUPLEX_FULL;
4767 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4769 vars->phy_flags = PHY_XGXS_FLAG;
4772 NIG_REG_XGXS0_CTRL_PHY_ADDR+
4774 params->phy_addr = (u8)val;
4776 bnx2x_phy_deassert(params, vars->phy_flags);
4777 bnx2x_link_initialize(params, vars);
4779 vars->mac_type = MAC_TYPE_BMAC;
4781 bnx2x_bmac_enable(params, vars, 0);
4783 if (params->loopback_mode == LOOPBACK_XGXS_10) {
4784 /* set 10G XGXS loopback */
4785 bnx2x_set_xgxs_loopback(params, vars, 1);
4787 /* set external phy loopback */
4788 bnx2x_ext_phy_loopback(params);
4790 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE +
4796 bnx2x_phy_deassert(params, vars->phy_flags);
4797 switch (params->switch_cfg) {
4799 vars->phy_flags |= PHY_SERDES_FLAG;
4800 if ((params->ext_phy_config &
4801 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK) ==
4802 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482) {
4808 NIG_REG_SERDES0_CTRL_PHY_ADDR+
4811 params->phy_addr = (u8)val;
4814 case SWITCH_CFG_10G:
4815 vars->phy_flags |= PHY_XGXS_FLAG;
4817 NIG_REG_XGXS0_CTRL_PHY_ADDR+
4819 params->phy_addr = (u8)val;
4823 DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
4827 DP(NETIF_MSG_LINK, "Phy address = 0x%x\n", params->phy_addr);
4829 bnx2x_link_initialize(params, vars);
4831 bnx2x_link_int_enable(params);
4836 static void bnx2x_8726_reset_phy(struct bnx2x *bp, u8 port, u8 ext_phy_addr)
4838 DP(NETIF_MSG_LINK, "bnx2x_8726_reset_phy port %d\n", port);
4840 /* Set serial boot control for external load */
4841 bnx2x_cl45_write(bp, port,
4842 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726, ext_phy_addr,
4844 MDIO_PMA_REG_GEN_CTRL, 0x0001);
4846 /* Disable Transmitter */
4847 bnx2x_bcm8726_set_transmitter(bp, port, ext_phy_addr, 0);
4851 u8 bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
4855 struct bnx2x *bp = params->bp;
4856 u32 ext_phy_config = params->ext_phy_config;
4857 u16 hw_led_mode = params->hw_led_mode;
4858 u32 chip_id = params->chip_id;
4859 u8 port = params->port;
4860 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
4861 /* disable attentions */
4863 vars->link_status = 0;
4864 bnx2x_update_mng(params, vars->link_status);
4865 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
4866 (NIG_MASK_XGXS0_LINK_STATUS |
4867 NIG_MASK_XGXS0_LINK10G |
4868 NIG_MASK_SERDES0_LINK_STATUS |
4871 /* activate nig drain */
4872 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
4874 /* disable nig egress interface */
4875 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
4876 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
4878 /* Stop BigMac rx */
4879 bnx2x_bmac_rx_disable(bp, port);
4882 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
4885 /* The PHY reset is controled by GPIO 1
4886 * Hold it as vars low
4888 /* clear link led */
4889 bnx2x_set_led(bp, port, LED_MODE_OFF, 0, hw_led_mode, chip_id);
4890 if (reset_ext_phy) {
4891 switch (ext_phy_type) {
4892 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
4893 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
4895 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
4896 DP(NETIF_MSG_LINK, "Setting 8073 port %d into "
4899 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
4900 MISC_REGISTERS_GPIO_OUTPUT_LOW,
4903 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
4905 u8 ext_phy_addr = ((params->ext_phy_config &
4906 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
4907 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
4908 /* Set soft reset */
4909 bnx2x_8726_reset_phy(bp, params->port, ext_phy_addr);
4914 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
4915 MISC_REGISTERS_GPIO_OUTPUT_LOW,
4917 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
4918 MISC_REGISTERS_GPIO_OUTPUT_LOW,
4920 DP(NETIF_MSG_LINK, "reset external PHY\n");
4923 /* reset the SerDes/XGXS */
4924 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
4925 (0x1ff << (port*16)));
4928 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
4929 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
4931 /* disable nig ingress interface */
4932 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
4933 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
4934 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
4935 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
4940 static u8 bnx2x_update_link_down(struct link_params *params,
4941 struct link_vars *vars)
4943 struct bnx2x *bp = params->bp;
4944 u8 port = params->port;
4945 DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
4946 bnx2x_set_led(bp, port, LED_MODE_OFF,
4947 0, params->hw_led_mode,
4950 /* indicate no mac active */
4951 vars->mac_type = MAC_TYPE_NONE;
4953 /* update shared memory */
4954 vars->link_status = 0;
4955 vars->line_speed = 0;
4956 bnx2x_update_mng(params, vars->link_status);
4958 /* activate nig drain */
4959 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
4962 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
4967 bnx2x_bmac_rx_disable(bp, params->port);
4968 REG_WR(bp, GRCBASE_MISC +
4969 MISC_REGISTERS_RESET_REG_2_CLEAR,
4970 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
4974 static u8 bnx2x_update_link_up(struct link_params *params,
4975 struct link_vars *vars,
4976 u8 link_10g, u32 gp_status)
4978 struct bnx2x *bp = params->bp;
4979 u8 port = params->port;
4981 vars->link_status |= LINK_STATUS_LINK_UP;
4983 bnx2x_bmac_enable(params, vars, 0);
4984 bnx2x_set_led(bp, port, LED_MODE_OPER,
4985 SPEED_10000, params->hw_led_mode,
4989 bnx2x_emac_enable(params, vars, 0);
4990 rc = bnx2x_emac_program(params, vars->line_speed,
4994 if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE) {
4995 if (!(vars->phy_flags &
4997 bnx2x_set_gmii_tx_driver(params);
5002 rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
5006 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
5008 /* update shared memory */
5009 bnx2x_update_mng(params, vars->link_status);
5013 /* This function should called upon link interrupt */
5014 /* In case vars->link_up, driver needs to
5017 3. Update the shared memory
5021 1. Update shared memory
5026 u8 bnx2x_link_update(struct link_params *params, struct link_vars *vars)
5028 struct bnx2x *bp = params->bp;
5029 u8 port = params->port;
5032 u8 ext_phy_link_up, rc = 0;
5035 DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
5037 (vars->phy_flags & PHY_XGXS_FLAG),
5038 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
5040 DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
5041 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
5042 REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
5043 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
5045 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
5046 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
5047 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
5050 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
5052 ext_phy_type = XGXS_EXT_PHY_TYPE(params->ext_phy_config);
5054 /* Check external link change only for non-direct */
5055 ext_phy_link_up = bnx2x_ext_phy_is_link_up(params, vars);
5057 /* Read gp_status */
5058 CL45_RD_OVER_CL22(bp, port, params->phy_addr,
5059 MDIO_REG_BANK_GP_STATUS,
5060 MDIO_GP_STATUS_TOP_AN_STATUS1,
5063 rc = bnx2x_link_settings_status(params, vars, gp_status);
5067 /* anything 10 and over uses the bmac */
5068 link_10g = ((vars->line_speed == SPEED_10000) ||
5069 (vars->line_speed == SPEED_12000) ||
5070 (vars->line_speed == SPEED_12500) ||
5071 (vars->line_speed == SPEED_13000) ||
5072 (vars->line_speed == SPEED_15000) ||
5073 (vars->line_speed == SPEED_16000));
5075 bnx2x_link_int_ack(params, vars, link_10g);
5077 /* In case external phy link is up, and internal link is down
5078 ( not initialized yet probably after link initialization, it needs
5080 Note that after link down-up as result of cable plug,
5081 the xgxs link would probably become up again without the need to
5084 if ((ext_phy_type != PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT) &&
5085 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) &&
5086 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) &&
5087 (ext_phy_link_up && !vars->phy_link_up))
5088 bnx2x_init_internal_phy(params, vars);
5090 /* link is up only if both local phy and external phy are up */
5091 vars->link_up = (ext_phy_link_up && vars->phy_link_up);
5094 rc = bnx2x_update_link_up(params, vars, link_10g, gp_status);
5096 rc = bnx2x_update_link_down(params, vars);
5101 static u8 bnx2x_8073_common_init_phy(struct bnx2x *bp, u32 shmem_base)
5103 u8 ext_phy_addr[PORT_MAX];
5107 /* PART1 - Reset both phys */
5108 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
5109 /* Extract the ext phy address for the port */
5110 u32 ext_phy_config = REG_RD(bp, shmem_base +
5111 offsetof(struct shmem_region,
5112 dev_info.port_hw_config[port].external_phy_config));
5114 /* disable attentions */
5115 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
5116 (NIG_MASK_XGXS0_LINK_STATUS |
5117 NIG_MASK_XGXS0_LINK10G |
5118 NIG_MASK_SERDES0_LINK_STATUS |
5121 ext_phy_addr[port] =
5123 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
5124 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
5126 /* Need to take the phy out of low power mode in order
5127 to write to access its registers */
5128 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
5129 MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
5132 bnx2x_cl45_write(bp, port,
5133 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
5140 /* Add delay of 150ms after reset */
5143 /* PART2 - Download firmware to both phys */
5144 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
5147 bnx2x_bcm8073_external_rom_boot(bp, port,
5148 ext_phy_addr[port], shmem_base);
5150 bnx2x_cl45_read(bp, port, PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
5153 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
5154 if (fw_ver1 == 0 || fw_ver1 == 0x4321) {
5156 "bnx2x_8073_common_init_phy port %x:"
5157 "Download failed. fw version = 0x%x\n",
5162 /* Only set bit 10 = 1 (Tx power down) */
5163 bnx2x_cl45_read(bp, port,
5164 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
5167 MDIO_PMA_REG_TX_POWER_DOWN, &val);
5169 /* Phase1 of TX_POWER_DOWN reset */
5170 bnx2x_cl45_write(bp, port,
5171 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
5174 MDIO_PMA_REG_TX_POWER_DOWN,
5178 /* Toggle Transmitter: Power down and then up with 600ms
5182 /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
5183 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
5184 /* Phase2 of POWER_DOWN_RESET */
5185 /* Release bit 10 (Release Tx power down) */
5186 bnx2x_cl45_read(bp, port,
5187 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
5190 MDIO_PMA_REG_TX_POWER_DOWN, &val);
5192 bnx2x_cl45_write(bp, port,
5193 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
5196 MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
5199 /* Read modify write the SPI-ROM version select register */
5200 bnx2x_cl45_read(bp, port,
5201 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
5204 MDIO_PMA_REG_EDC_FFE_MAIN, &val);
5205 bnx2x_cl45_write(bp, port,
5206 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
5209 MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
5211 /* set GPIO2 back to LOW */
5212 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
5213 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
5220 static u8 bnx2x_8726_common_init_phy(struct bnx2x *bp, u32 shmem_base)
5225 /* Use port1 because of the static port-swap */
5226 /* Enable the module detection interrupt */
5227 val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
5228 val |= ((1<<MISC_REGISTERS_GPIO_3)|
5229 (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
5230 REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
5232 bnx2x_hw_reset(bp, 1);
5234 for (port = 0; port < PORT_MAX; port++) {
5235 /* Extract the ext phy address for the port */
5236 u32 ext_phy_config = REG_RD(bp, shmem_base +
5237 offsetof(struct shmem_region,
5238 dev_info.port_hw_config[port].external_phy_config));
5242 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
5243 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
5244 DP(NETIF_MSG_LINK, "8726_common_init : ext_phy_addr = 0x%x\n",
5247 bnx2x_8726_reset_phy(bp, port, ext_phy_addr);
5249 /* Set fault module detected LED on */
5250 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
5251 MISC_REGISTERS_GPIO_HIGH,
5258 u8 bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base)
5263 DP(NETIF_MSG_LINK, "Begin common phy init\n");
5265 /* Read the ext_phy_type for arbitrary port(0) */
5266 ext_phy_type = XGXS_EXT_PHY_TYPE(
5267 REG_RD(bp, shmem_base +
5268 offsetof(struct shmem_region,
5269 dev_info.port_hw_config[0].external_phy_config)));
5271 switch (ext_phy_type) {
5272 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
5274 rc = bnx2x_8073_common_init_phy(bp, shmem_base);
5277 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
5278 /* GPIO1 affects both ports, so there's need to pull
5279 it for single port alone */
5280 rc = bnx2x_8726_common_init_phy(bp, shmem_base);
5285 "bnx2x_common_init_phy: ext_phy 0x%x not required\n",
5295 static void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, u8 port, u8 phy_addr)
5299 bnx2x_cl45_read(bp, port,
5300 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5303 MDIO_PMA_REG_7101_RESET, &val);
5305 for (cnt = 0; cnt < 10; cnt++) {
5307 /* Writes a self-clearing reset */
5308 bnx2x_cl45_write(bp, port,
5309 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5312 MDIO_PMA_REG_7101_RESET,
5314 /* Wait for clear */
5315 bnx2x_cl45_read(bp, port,
5316 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5319 MDIO_PMA_REG_7101_RESET, &val);
5321 if ((val & (1<<15)) == 0)
5325 #define RESERVED_SIZE 256
5326 /* max application is 160K bytes - data at end of RAM */
5327 #define MAX_APP_SIZE (160*1024 - RESERVED_SIZE)
5329 /* Header is 14 bytes */
5330 #define HEADER_SIZE 14
5331 #define DATA_OFFSET HEADER_SIZE
5333 #define SPI_START_TRANSFER(bp, port, ext_phy_addr) \
5334 bnx2x_cl45_write(bp, port, PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101, \
5337 MDIO_PCS_REG_7101_SPI_CTRL_ADDR, 1)
5339 /* Programs an image to DSP's flash via the SPI port*/
5340 static u8 bnx2x_sfx7101_flash_download(struct bnx2x *bp, u8 port,
5342 char data[], u32 size)
5344 const u16 num_trans = size/4; /* 4 bytes can be sent at a time */
5345 /* Doesn't include last trans!*/
5346 const u16 last_trans_size = size%4; /* Num bytes on last trans */
5347 u16 trans_cnt, byte_cnt;
5350 u16 code_started = 0;
5351 u16 image_revision1, image_revision2;
5354 DP(NETIF_MSG_LINK, "bnx2x_sfx7101_flash_download file_size=%d\n", size);
5356 if ((size-HEADER_SIZE) > MAX_APP_SIZE) {
5357 /* This very often will be the case, because the image is built
5358 with 160Kbytes size whereas the total image size must actually
5359 be 160Kbytes-RESERVED_SIZE */
5360 DP(NETIF_MSG_LINK, "Warning, file size was %d bytes "
5361 "truncated to %d bytes\n", size, MAX_APP_SIZE);
5362 size = MAX_APP_SIZE+HEADER_SIZE;
5364 DP(NETIF_MSG_LINK, "File version is %c%c\n", data[0x14e], data[0x14f]);
5365 DP(NETIF_MSG_LINK, " %c%c\n", data[0x150], data[0x151]);
5366 /* Put the DSP in download mode by setting FLASH_CFG[2] to 1
5367 and issuing a reset.*/
5369 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
5370 MISC_REGISTERS_GPIO_HIGH, port);
5372 bnx2x_sfx7101_sp_sw_reset(bp, port, ext_phy_addr);
5375 for (cnt = 0; cnt < 100; cnt++)
5378 /* Make sure we can access the DSP
5379 And it's in the correct mode (waiting for download) */
5381 bnx2x_cl45_read(bp, port,
5382 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5385 MDIO_PCS_REG_7101_DSP_ACCESS, &tmp);
5387 if (tmp != 0x000A) {
5388 DP(NETIF_MSG_LINK, "DSP is not in waiting on download mode. "
5389 "Expected 0x000A, read 0x%04X\n", tmp);
5390 DP(NETIF_MSG_LINK, "Download failed\n");
5394 /* Mux the SPI interface away from the internal processor */
5395 bnx2x_cl45_write(bp, port,
5396 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5399 MDIO_PCS_REG_7101_SPI_MUX, 1);
5401 /* Reset the SPI port */
5402 bnx2x_cl45_write(bp, port,
5403 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5406 MDIO_PCS_REG_7101_SPI_CTRL_ADDR, 0);
5407 bnx2x_cl45_write(bp, port,
5408 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5411 MDIO_PCS_REG_7101_SPI_CTRL_ADDR,
5412 (1<<MDIO_PCS_REG_7101_SPI_RESET_BIT));
5413 bnx2x_cl45_write(bp, port,
5414 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5417 MDIO_PCS_REG_7101_SPI_CTRL_ADDR, 0);
5419 /* Erase the flash */
5420 bnx2x_cl45_write(bp, port,
5421 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5424 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5425 MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD);
5427 bnx2x_cl45_write(bp, port,
5428 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5431 MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR,
5434 SPI_START_TRANSFER(bp, port, ext_phy_addr);
5435 bnx2x_cl45_write(bp, port,
5436 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5439 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5440 MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD);
5442 bnx2x_cl45_write(bp, port,
5443 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5446 MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR,
5448 SPI_START_TRANSFER(bp, port, ext_phy_addr);
5450 /* Wait 10 seconds, the maximum time for the erase to complete */
5451 DP(NETIF_MSG_LINK, "Erasing flash, this takes 10 seconds...\n");
5452 for (cnt = 0; cnt < 1000; cnt++)
5455 DP(NETIF_MSG_LINK, "Downloading flash, please wait...\n");
5457 for (trans_cnt = 0; trans_cnt < num_trans; trans_cnt++) {
5458 bnx2x_cl45_write(bp, port,
5459 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5462 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5463 MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD);
5465 bnx2x_cl45_write(bp, port,
5466 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5469 MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR,
5471 SPI_START_TRANSFER(bp, port, ext_phy_addr);
5473 bnx2x_cl45_write(bp, port,
5474 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5477 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5478 MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD);
5480 /* Bits 23-16 of address */
5481 bnx2x_cl45_write(bp, port,
5482 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5485 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5487 /* Bits 15-8 of address */
5488 bnx2x_cl45_write(bp, port,
5489 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5492 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5495 /* Bits 7-0 of address */
5496 bnx2x_cl45_write(bp, port,
5497 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5500 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5504 while (byte_cnt < 4 && data_index < size) {
5505 bnx2x_cl45_write(bp, port,
5506 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5509 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5510 data[data_index++]);
5514 bnx2x_cl45_write(bp, port,
5515 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5518 MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR,
5521 SPI_START_TRANSFER(bp, port, ext_phy_addr);
5522 msleep(5); /* Wait 5 ms minimum between transs */
5524 /* Let the user know something's going on.*/
5525 /* a pacifier ever 4K */
5526 if ((data_index % 1023) == 0)
5527 DP(NETIF_MSG_LINK, "Download %d%%\n", data_index/size);
5530 DP(NETIF_MSG_LINK, "\n");
5531 /* Transfer the last block if there is data remaining */
5532 if (last_trans_size) {
5533 bnx2x_cl45_write(bp, port,
5534 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5537 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5538 MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD);
5540 bnx2x_cl45_write(bp, port,
5541 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5544 MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR,
5547 SPI_START_TRANSFER(bp, port, ext_phy_addr);
5549 bnx2x_cl45_write(bp, port,
5550 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5553 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5554 MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD);
5556 /* Bits 23-16 of address */
5557 bnx2x_cl45_write(bp, port,
5558 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5561 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5563 /* Bits 15-8 of address */
5564 bnx2x_cl45_write(bp, port,
5565 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5568 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5571 /* Bits 7-0 of address */
5572 bnx2x_cl45_write(bp, port,
5573 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5576 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5580 while (byte_cnt < last_trans_size && data_index < size) {
5581 /* Bits 7-0 of address */
5582 bnx2x_cl45_write(bp, port,
5583 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5586 MDIO_PCS_REG_7101_SPI_FIFO_ADDR,
5587 data[data_index++]);
5591 bnx2x_cl45_write(bp, port,
5592 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5595 MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR,
5598 SPI_START_TRANSFER(bp, port, ext_phy_addr);
5601 /* DSP Remove Download Mode */
5602 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
5603 MISC_REGISTERS_GPIO_LOW, port);
5605 bnx2x_sfx7101_sp_sw_reset(bp, port, ext_phy_addr);
5607 /* wait 0.5 sec to allow it to run */
5608 for (cnt = 0; cnt < 100; cnt++)
5611 bnx2x_hw_reset(bp, port);
5613 for (cnt = 0; cnt < 100; cnt++)
5616 /* Check that the code is started. In case the download
5617 checksum failed, the code won't be started. */
5618 bnx2x_cl45_read(bp, port,
5619 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5622 MDIO_PCS_REG_7101_DSP_ACCESS,
5625 code_started = (tmp & (1<<4));
5626 if (!code_started) {
5627 DP(NETIF_MSG_LINK, "Download failed. Please check file.\n");
5631 /* Verify that the file revision is now equal to the image
5632 revision within the DSP */
5633 bnx2x_cl45_read(bp, port,
5634 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5637 MDIO_PMA_REG_7101_VER1,
5640 bnx2x_cl45_read(bp, port,
5641 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
5644 MDIO_PMA_REG_7101_VER2,
5647 if (data[0x14e] != (image_revision2&0xFF) ||
5648 data[0x14f] != ((image_revision2&0xFF00)>>8) ||
5649 data[0x150] != (image_revision1&0xFF) ||
5650 data[0x151] != ((image_revision1&0xFF00)>>8)) {
5651 DP(NETIF_MSG_LINK, "Download failed.\n");
5654 DP(NETIF_MSG_LINK, "Download %d%%\n", data_index/size);
5658 u8 bnx2x_flash_download(struct bnx2x *bp, u8 port, u32 ext_phy_config,
5659 u8 driver_loaded, char data[], u32 size)
5664 ext_phy_addr = ((ext_phy_config &
5665 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >>
5666 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT);
5668 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
5670 switch (ext_phy_type) {
5671 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
5672 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
5673 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
5674 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
5676 "Flash download not supported for this ext phy\n");
5679 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
5680 /* Take ext phy out of reset */
5682 bnx2x_turn_on_ef(bp, port, ext_phy_addr, ext_phy_type);
5683 rc = bnx2x_sfx7101_flash_download(bp, port, ext_phy_addr,
5686 bnx2x_turn_off_sf(bp, port);
5688 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
5689 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
5690 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN:
5692 DP(NETIF_MSG_LINK, "Invalid ext phy type\n");