1 /* irq.c: UltraSparc IRQ handling/init/registry.
3 * Copyright (C) 1997, 2007 David S. Miller (davem@davemloft.net)
4 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 1998 Jakub Jelinek (jj@ultra.linux.cz)
8 #include <linux/module.h>
9 #include <linux/sched.h>
10 #include <linux/ptrace.h>
11 #include <linux/errno.h>
12 #include <linux/kernel_stat.h>
13 #include <linux/signal.h>
15 #include <linux/interrupt.h>
16 #include <linux/slab.h>
17 #include <linux/random.h>
18 #include <linux/init.h>
19 #include <linux/delay.h>
20 #include <linux/proc_fs.h>
21 #include <linux/seq_file.h>
22 #include <linux/bootmem.h>
23 #include <linux/irq.h>
24 #include <linux/msi.h>
26 #include <asm/ptrace.h>
27 #include <asm/processor.h>
28 #include <asm/atomic.h>
29 #include <asm/system.h>
33 #include <asm/iommu.h>
35 #include <asm/oplib.h>
37 #include <asm/timer.h>
39 #include <asm/starfire.h>
40 #include <asm/uaccess.h>
41 #include <asm/cache.h>
42 #include <asm/cpudata.h>
43 #include <asm/auxio.h>
45 #include <asm/hypervisor.h>
47 /* UPA nodes send interrupt packet to UltraSparc with first data reg
48 * value low 5 (7 on Starfire) bits holding the IRQ identifier being
49 * delivered. We must translate this into a non-vector IRQ so we can
50 * set the softint on this cpu.
52 * To make processing these packets efficient and race free we use
53 * an array of irq buckets below. The interrupt vector handler in
54 * entry.S feeds incoming packets into per-cpu pil-indexed lists.
55 * The IVEC handler does not need to act atomically, the PIL dispatch
56 * code uses CAS to get an atomic snapshot of the list and clear it
59 * If you make changes to ino_bucket, please update hand coded assembler
60 * of the vectored interrupt trap handler(s) in entry.S and sun4v_ivec.S
63 /* Next handler in per-CPU IRQ worklist. We know that
64 * bucket pointers have the high 32-bits clear, so to
65 * save space we only store the bits we need.
67 /*0x00*/unsigned int irq_chain;
69 /* Virtual interrupt number assigned to this INO. */
70 /*0x04*/unsigned int virt_irq;
73 #define NUM_IVECS (IMAP_INR + 1)
74 struct ino_bucket ivector_table[NUM_IVECS] __attribute__ ((aligned (SMP_CACHE_BYTES)));
76 #define __irq_ino(irq) \
77 (((struct ino_bucket *)(unsigned long)(irq)) - &ivector_table[0])
78 #define __bucket(irq) ((struct ino_bucket *)(unsigned long)(irq))
79 #define __irq(bucket) ((unsigned int)(unsigned long)(bucket))
81 /* This has to be in the main kernel image, it cannot be
82 * turned into per-cpu data. The reason is that the main
83 * kernel image is locked into the TLB and this structure
84 * is accessed from the vectored interrupt trap handler. If
85 * access to this structure takes a TLB miss it could cause
86 * the 5-level sparc v9 trap stack to overflow.
88 #define irq_work(__cpu) &(trap_block[(__cpu)].irq_worklist)
92 unsigned int dev_handle;
94 } virt_to_real_irq_table[NR_IRQS];
96 static unsigned char virt_irq_alloc(unsigned int real_irq)
100 BUILD_BUG_ON(NR_IRQS >= 256);
102 for (ent = 1; ent < NR_IRQS; ent++) {
103 if (!virt_to_real_irq_table[ent].irq)
106 if (ent >= NR_IRQS) {
107 printk(KERN_ERR "IRQ: Out of virtual IRQs.\n");
111 virt_to_real_irq_table[ent].irq = real_irq;
116 #ifdef CONFIG_PCI_MSI
117 static void virt_irq_free(unsigned int virt_irq)
119 unsigned int real_irq;
121 if (virt_irq >= NR_IRQS)
124 real_irq = virt_to_real_irq_table[virt_irq].irq;
125 virt_to_real_irq_table[virt_irq].irq = 0;
127 __bucket(real_irq)->virt_irq = 0;
131 static unsigned int virt_to_real_irq(unsigned char virt_irq)
133 return virt_to_real_irq_table[virt_irq].irq;
137 * /proc/interrupts printing:
140 int show_interrupts(struct seq_file *p, void *v)
142 int i = *(loff_t *) v, j;
143 struct irqaction * action;
148 for_each_online_cpu(j)
149 seq_printf(p, "CPU%d ",j);
154 spin_lock_irqsave(&irq_desc[i].lock, flags);
155 action = irq_desc[i].action;
158 seq_printf(p, "%3d: ",i);
160 seq_printf(p, "%10u ", kstat_irqs(i));
162 for_each_online_cpu(j)
163 seq_printf(p, "%10u ", kstat_cpu(j).irqs[i]);
165 seq_printf(p, " %9s", irq_desc[i].chip->typename);
166 seq_printf(p, " %s", action->name);
168 for (action=action->next; action; action = action->next)
169 seq_printf(p, ", %s", action->name);
173 spin_unlock_irqrestore(&irq_desc[i].lock, flags);
178 static unsigned int sun4u_compute_tid(unsigned long imap, unsigned long cpuid)
182 if (this_is_starfire) {
183 tid = starfire_translate(imap, cpuid);
184 tid <<= IMAP_TID_SHIFT;
187 if (tlb_type == cheetah || tlb_type == cheetah_plus) {
190 __asm__ ("rdpr %%ver, %0" : "=r" (ver));
191 if ((ver >> 32UL) == __JALAPENO_ID ||
192 (ver >> 32UL) == __SERRANO_ID) {
193 tid = cpuid << IMAP_TID_SHIFT;
194 tid &= IMAP_TID_JBUS;
196 unsigned int a = cpuid & 0x1f;
197 unsigned int n = (cpuid >> 5) & 0x1f;
199 tid = ((a << IMAP_AID_SHIFT) |
200 (n << IMAP_NID_SHIFT));
201 tid &= (IMAP_AID_SAFARI |
205 tid = cpuid << IMAP_TID_SHIFT;
213 struct irq_handler_data {
217 void (*pre_handler)(unsigned int, void *, void *);
218 void *pre_handler_arg1;
219 void *pre_handler_arg2;
222 static inline struct ino_bucket *virt_irq_to_bucket(unsigned int virt_irq)
224 unsigned int real_irq = virt_to_real_irq(virt_irq);
225 struct ino_bucket *bucket = NULL;
227 if (likely(real_irq))
228 bucket = __bucket(real_irq);
234 static int irq_choose_cpu(unsigned int virt_irq)
236 cpumask_t mask = irq_desc[virt_irq].affinity;
239 if (cpus_equal(mask, CPU_MASK_ALL)) {
240 static int irq_rover;
241 static DEFINE_SPINLOCK(irq_rover_lock);
244 /* Round-robin distribution... */
246 spin_lock_irqsave(&irq_rover_lock, flags);
248 while (!cpu_online(irq_rover)) {
249 if (++irq_rover >= NR_CPUS)
254 if (++irq_rover >= NR_CPUS)
256 } while (!cpu_online(irq_rover));
258 spin_unlock_irqrestore(&irq_rover_lock, flags);
262 cpus_and(tmp, cpu_online_map, mask);
267 cpuid = first_cpu(tmp);
273 static int irq_choose_cpu(unsigned int virt_irq)
275 return real_hard_smp_processor_id();
279 static void sun4u_irq_enable(unsigned int virt_irq)
281 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
284 unsigned long cpuid, imap, val;
287 cpuid = irq_choose_cpu(virt_irq);
290 tid = sun4u_compute_tid(imap, cpuid);
292 val = upa_readq(imap);
293 val &= ~(IMAP_TID_UPA | IMAP_TID_JBUS |
294 IMAP_AID_SAFARI | IMAP_NID_SAFARI);
295 val |= tid | IMAP_VALID;
296 upa_writeq(val, imap);
300 static void sun4u_set_affinity(unsigned int virt_irq, cpumask_t mask)
302 sun4u_irq_enable(virt_irq);
305 static void sun4u_irq_disable(unsigned int virt_irq)
307 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
310 unsigned long imap = data->imap;
311 u32 tmp = upa_readq(imap);
314 upa_writeq(tmp, imap);
318 static void sun4u_irq_end(unsigned int virt_irq)
320 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
321 struct irq_desc *desc = irq_desc + virt_irq;
323 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
327 upa_writeq(ICLR_IDLE, data->iclr);
330 static void sun4v_irq_enable(unsigned int virt_irq)
332 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
333 unsigned int ino = bucket - &ivector_table[0];
335 if (likely(bucket)) {
339 cpuid = irq_choose_cpu(virt_irq);
341 err = sun4v_intr_settarget(ino, cpuid);
343 printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
344 "err(%d)\n", ino, cpuid, err);
345 err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
347 printk(KERN_ERR "sun4v_intr_setstate(%x): "
348 "err(%d)\n", ino, err);
349 err = sun4v_intr_setenabled(ino, HV_INTR_ENABLED);
351 printk(KERN_ERR "sun4v_intr_setenabled(%x): err(%d)\n",
356 static void sun4v_set_affinity(unsigned int virt_irq, cpumask_t mask)
358 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
359 unsigned int ino = bucket - &ivector_table[0];
361 if (likely(bucket)) {
365 cpuid = irq_choose_cpu(virt_irq);
367 err = sun4v_intr_settarget(ino, cpuid);
369 printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
370 "err(%d)\n", ino, cpuid, err);
374 static void sun4v_irq_disable(unsigned int virt_irq)
376 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
377 unsigned int ino = bucket - &ivector_table[0];
379 if (likely(bucket)) {
382 err = sun4v_intr_setenabled(ino, HV_INTR_DISABLED);
384 printk(KERN_ERR "sun4v_intr_setenabled(%x): "
385 "err(%d)\n", ino, err);
389 #ifdef CONFIG_PCI_MSI
390 static void sun4v_msi_enable(unsigned int virt_irq)
392 sun4v_irq_enable(virt_irq);
393 unmask_msi_irq(virt_irq);
396 static void sun4v_msi_disable(unsigned int virt_irq)
398 mask_msi_irq(virt_irq);
399 sun4v_irq_disable(virt_irq);
403 static void sun4v_irq_end(unsigned int virt_irq)
405 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
406 unsigned int ino = bucket - &ivector_table[0];
407 struct irq_desc *desc = irq_desc + virt_irq;
409 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
412 if (likely(bucket)) {
415 err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
417 printk(KERN_ERR "sun4v_intr_setstate(%x): "
418 "err(%d)\n", ino, err);
422 static void sun4v_virq_enable(unsigned int virt_irq)
424 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
426 if (likely(bucket)) {
427 unsigned long cpuid, dev_handle, dev_ino;
430 cpuid = irq_choose_cpu(virt_irq);
432 dev_handle = virt_to_real_irq_table[virt_irq].dev_handle;
433 dev_ino = virt_to_real_irq_table[virt_irq].dev_ino;
435 err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
437 printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
439 dev_handle, dev_ino, cpuid, err);
440 err = sun4v_vintr_set_state(dev_handle, dev_ino,
443 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
444 "HV_INTR_STATE_IDLE): err(%d)\n",
445 dev_handle, dev_ino, err);
446 err = sun4v_vintr_set_valid(dev_handle, dev_ino,
449 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
450 "HV_INTR_ENABLED): err(%d)\n",
451 dev_handle, dev_ino, err);
455 static void sun4v_virt_set_affinity(unsigned int virt_irq, cpumask_t mask)
457 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
459 if (likely(bucket)) {
460 unsigned long cpuid, dev_handle, dev_ino;
463 cpuid = irq_choose_cpu(virt_irq);
465 dev_handle = virt_to_real_irq_table[virt_irq].dev_handle;
466 dev_ino = virt_to_real_irq_table[virt_irq].dev_ino;
468 err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
470 printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
472 dev_handle, dev_ino, cpuid, err);
476 static void sun4v_virq_disable(unsigned int virt_irq)
478 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
480 if (likely(bucket)) {
481 unsigned long dev_handle, dev_ino;
484 dev_handle = virt_to_real_irq_table[virt_irq].dev_handle;
485 dev_ino = virt_to_real_irq_table[virt_irq].dev_ino;
487 err = sun4v_vintr_set_valid(dev_handle, dev_ino,
490 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
491 "HV_INTR_DISABLED): err(%d)\n",
492 dev_handle, dev_ino, err);
496 static void sun4v_virq_end(unsigned int virt_irq)
498 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
499 struct irq_desc *desc = irq_desc + virt_irq;
501 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
504 if (likely(bucket)) {
505 unsigned long dev_handle, dev_ino;
508 dev_handle = virt_to_real_irq_table[virt_irq].dev_handle;
509 dev_ino = virt_to_real_irq_table[virt_irq].dev_ino;
511 err = sun4v_vintr_set_state(dev_handle, dev_ino,
514 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
515 "HV_INTR_STATE_IDLE): err(%d)\n",
516 dev_handle, dev_ino, err);
520 static void run_pre_handler(unsigned int virt_irq)
522 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
523 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
525 if (likely(data->pre_handler)) {
526 data->pre_handler(__irq_ino(__irq(bucket)),
527 data->pre_handler_arg1,
528 data->pre_handler_arg2);
532 static struct irq_chip sun4u_irq = {
534 .enable = sun4u_irq_enable,
535 .disable = sun4u_irq_disable,
536 .end = sun4u_irq_end,
537 .set_affinity = sun4u_set_affinity,
540 static struct irq_chip sun4u_irq_ack = {
541 .typename = "sun4u+ack",
542 .enable = sun4u_irq_enable,
543 .disable = sun4u_irq_disable,
544 .ack = run_pre_handler,
545 .end = sun4u_irq_end,
546 .set_affinity = sun4u_set_affinity,
549 static struct irq_chip sun4v_irq = {
551 .enable = sun4v_irq_enable,
552 .disable = sun4v_irq_disable,
553 .end = sun4v_irq_end,
554 .set_affinity = sun4v_set_affinity,
557 static struct irq_chip sun4v_irq_ack = {
558 .typename = "sun4v+ack",
559 .enable = sun4v_irq_enable,
560 .disable = sun4v_irq_disable,
561 .ack = run_pre_handler,
562 .end = sun4v_irq_end,
563 .set_affinity = sun4v_set_affinity,
566 #ifdef CONFIG_PCI_MSI
567 static struct irq_chip sun4v_msi = {
568 .typename = "sun4v+msi",
569 .mask = mask_msi_irq,
570 .unmask = unmask_msi_irq,
571 .enable = sun4v_msi_enable,
572 .disable = sun4v_msi_disable,
573 .ack = run_pre_handler,
574 .end = sun4v_irq_end,
575 .set_affinity = sun4v_set_affinity,
579 static struct irq_chip sun4v_virq = {
580 .typename = "vsun4v",
581 .enable = sun4v_virq_enable,
582 .disable = sun4v_virq_disable,
583 .end = sun4v_virq_end,
584 .set_affinity = sun4v_virt_set_affinity,
587 static struct irq_chip sun4v_virq_ack = {
588 .typename = "vsun4v+ack",
589 .enable = sun4v_virq_enable,
590 .disable = sun4v_virq_disable,
591 .ack = run_pre_handler,
592 .end = sun4v_virq_end,
593 .set_affinity = sun4v_virt_set_affinity,
596 void irq_install_pre_handler(int virt_irq,
597 void (*func)(unsigned int, void *, void *),
598 void *arg1, void *arg2)
600 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
601 struct irq_chip *chip;
603 data->pre_handler = func;
604 data->pre_handler_arg1 = arg1;
605 data->pre_handler_arg2 = arg2;
607 chip = get_irq_chip(virt_irq);
608 if (chip == &sun4u_irq_ack ||
609 chip == &sun4v_irq_ack ||
610 chip == &sun4v_virq_ack
611 #ifdef CONFIG_PCI_MSI
612 || chip == &sun4v_msi
617 chip = (chip == &sun4u_irq ?
619 (chip == &sun4v_irq ?
620 &sun4v_irq_ack : &sun4v_virq_ack));
621 set_irq_chip(virt_irq, chip);
624 unsigned int build_irq(int inofixup, unsigned long iclr, unsigned long imap)
626 struct ino_bucket *bucket;
627 struct irq_handler_data *data;
630 BUG_ON(tlb_type == hypervisor);
632 ino = (upa_readq(imap) & (IMAP_IGN | IMAP_INO)) + inofixup;
633 bucket = &ivector_table[ino];
634 if (!bucket->virt_irq) {
635 bucket->virt_irq = virt_irq_alloc(__irq(bucket));
636 set_irq_chip(bucket->virt_irq, &sun4u_irq);
639 data = get_irq_chip_data(bucket->virt_irq);
643 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
644 if (unlikely(!data)) {
645 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
648 set_irq_chip_data(bucket->virt_irq, data);
654 return bucket->virt_irq;
657 static unsigned int sun4v_build_common(unsigned long sysino,
658 struct irq_chip *chip)
660 struct ino_bucket *bucket;
661 struct irq_handler_data *data;
663 BUG_ON(tlb_type != hypervisor);
665 bucket = &ivector_table[sysino];
666 if (!bucket->virt_irq) {
667 bucket->virt_irq = virt_irq_alloc(__irq(bucket));
668 set_irq_chip(bucket->virt_irq, chip);
671 data = get_irq_chip_data(bucket->virt_irq);
675 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
676 if (unlikely(!data)) {
677 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
680 set_irq_chip_data(bucket->virt_irq, data);
682 /* Catch accidental accesses to these things. IMAP/ICLR handling
683 * is done by hypervisor calls on sun4v platforms, not by direct
690 return bucket->virt_irq;
693 unsigned int sun4v_build_irq(u32 devhandle, unsigned int devino)
695 unsigned long sysino = sun4v_devino_to_sysino(devhandle, devino);
697 return sun4v_build_common(sysino, &sun4v_irq);
700 unsigned int sun4v_build_virq(u32 devhandle, unsigned int devino)
702 unsigned long sysino, hv_err;
705 BUG_ON(devhandle & devino);
707 sysino = devhandle | devino;
708 BUG_ON(sysino & ~(IMAP_IGN | IMAP_INO));
710 hv_err = sun4v_vintr_set_cookie(devhandle, devino, sysino);
712 prom_printf("IRQ: Fatal, cannot set cookie for [%x:%x] "
713 "err=%lu\n", devhandle, devino, hv_err);
717 virq = sun4v_build_common(sysino, &sun4v_virq);
719 virt_to_real_irq_table[virq].dev_handle = devhandle;
720 virt_to_real_irq_table[virq].dev_ino = devino;
725 #ifdef CONFIG_PCI_MSI
726 unsigned int sun4v_build_msi(u32 devhandle, unsigned int *virt_irq_p,
727 unsigned int msi_start, unsigned int msi_end)
729 struct ino_bucket *bucket;
730 struct irq_handler_data *data;
731 unsigned long sysino;
734 BUG_ON(tlb_type != hypervisor);
736 /* Find a free devino in the given range. */
737 for (devino = msi_start; devino < msi_end; devino++) {
738 sysino = sun4v_devino_to_sysino(devhandle, devino);
739 bucket = &ivector_table[sysino];
740 if (!bucket->virt_irq)
743 if (devino >= msi_end)
746 sysino = sun4v_devino_to_sysino(devhandle, devino);
747 bucket = &ivector_table[sysino];
748 bucket->virt_irq = virt_irq_alloc(__irq(bucket));
749 *virt_irq_p = bucket->virt_irq;
750 set_irq_chip(bucket->virt_irq, &sun4v_msi);
752 data = get_irq_chip_data(bucket->virt_irq);
756 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
757 if (unlikely(!data)) {
758 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
761 set_irq_chip_data(bucket->virt_irq, data);
769 void sun4v_destroy_msi(unsigned int virt_irq)
771 virt_irq_free(virt_irq);
775 void ack_bad_irq(unsigned int virt_irq)
777 struct ino_bucket *bucket = virt_irq_to_bucket(virt_irq);
778 unsigned int ino = 0xdeadbeef;
781 ino = bucket - &ivector_table[0];
783 printk(KERN_CRIT "Unexpected IRQ from ino[%x] virt_irq[%u]\n",
787 void handler_irq(int irq, struct pt_regs *regs)
789 struct ino_bucket *bucket;
790 struct pt_regs *old_regs;
792 clear_softint(1 << irq);
794 old_regs = set_irq_regs(regs);
798 bucket = __bucket(xchg32(irq_work(smp_processor_id()), 0));
800 struct ino_bucket *next = __bucket(bucket->irq_chain);
802 bucket->irq_chain = 0;
803 __do_IRQ(bucket->virt_irq);
809 set_irq_regs(old_regs);
812 #ifdef CONFIG_HOTPLUG_CPU
813 void fixup_irqs(void)
817 for (irq = 0; irq < NR_IRQS; irq++) {
820 spin_lock_irqsave(&irq_desc[irq].lock, flags);
821 if (irq_desc[irq].action &&
822 !(irq_desc[irq].status & IRQ_PER_CPU)) {
823 if (irq_desc[irq].chip->set_affinity)
824 irq_desc[irq].chip->set_affinity(irq,
825 irq_desc[irq].affinity);
827 spin_unlock_irqrestore(&irq_desc[irq].lock, flags);
839 static struct sun5_timer *prom_timers;
840 static u64 prom_limit0, prom_limit1;
842 static void map_prom_timers(void)
844 struct device_node *dp;
845 const unsigned int *addr;
847 /* PROM timer node hangs out in the top level of device siblings... */
848 dp = of_find_node_by_path("/");
851 if (!strcmp(dp->name, "counter-timer"))
856 /* Assume if node is not present, PROM uses different tick mechanism
857 * which we should not care about.
860 prom_timers = (struct sun5_timer *) 0;
864 /* If PROM is really using this, it must be mapped by him. */
865 addr = of_get_property(dp, "address", NULL);
867 prom_printf("PROM does not have timer mapped, trying to continue.\n");
868 prom_timers = (struct sun5_timer *) 0;
871 prom_timers = (struct sun5_timer *) ((unsigned long)addr[0]);
874 static void kill_prom_timer(void)
879 /* Save them away for later. */
880 prom_limit0 = prom_timers->limit0;
881 prom_limit1 = prom_timers->limit1;
883 /* Just as in sun4c/sun4m PROM uses timer which ticks at IRQ 14.
884 * We turn both off here just to be paranoid.
886 prom_timers->limit0 = 0;
887 prom_timers->limit1 = 0;
889 /* Wheee, eat the interrupt packet too... */
890 __asm__ __volatile__(
892 " ldxa [%%g0] %0, %%g1\n"
893 " ldxa [%%g2] %1, %%g1\n"
894 " stxa %%g0, [%%g0] %0\n"
897 : "i" (ASI_INTR_RECEIVE), "i" (ASI_INTR_R)
901 void init_irqwork_curcpu(void)
903 int cpu = hard_smp_processor_id();
905 trap_block[cpu].irq_worklist = 0;
908 /* Please be very careful with register_one_mondo() and
909 * sun4v_register_mondo_queues().
911 * On SMP this gets invoked from the CPU trampoline before
912 * the cpu has fully taken over the trap table from OBP,
913 * and it's kernel stack + %g6 thread register state is
914 * not fully cooked yet.
916 * Therefore you cannot make any OBP calls, not even prom_printf,
917 * from these two routines.
919 static void __cpuinit register_one_mondo(unsigned long paddr, unsigned long type, unsigned long qmask)
921 unsigned long num_entries = (qmask + 1) / 64;
922 unsigned long status;
924 status = sun4v_cpu_qconf(type, paddr, num_entries);
925 if (status != HV_EOK) {
926 prom_printf("SUN4V: sun4v_cpu_qconf(%lu:%lx:%lu) failed, "
927 "err %lu\n", type, paddr, num_entries, status);
932 void __cpuinit sun4v_register_mondo_queues(int this_cpu)
934 struct trap_per_cpu *tb = &trap_block[this_cpu];
936 register_one_mondo(tb->cpu_mondo_pa, HV_CPU_QUEUE_CPU_MONDO,
937 tb->cpu_mondo_qmask);
938 register_one_mondo(tb->dev_mondo_pa, HV_CPU_QUEUE_DEVICE_MONDO,
939 tb->dev_mondo_qmask);
940 register_one_mondo(tb->resum_mondo_pa, HV_CPU_QUEUE_RES_ERROR,
942 register_one_mondo(tb->nonresum_mondo_pa, HV_CPU_QUEUE_NONRES_ERROR,
946 static void __init alloc_one_mondo(unsigned long *pa_ptr, unsigned long qmask)
948 unsigned long size = PAGE_ALIGN(qmask + 1);
949 void *p = __alloc_bootmem_low(size, size, 0);
951 prom_printf("SUN4V: Error, cannot allocate mondo queue.\n");
958 static void __init alloc_one_kbuf(unsigned long *pa_ptr, unsigned long qmask)
960 unsigned long size = PAGE_ALIGN(qmask + 1);
961 void *p = __alloc_bootmem_low(size, size, 0);
964 prom_printf("SUN4V: Error, cannot allocate kbuf page.\n");
971 static void __init init_cpu_send_mondo_info(struct trap_per_cpu *tb)
976 BUILD_BUG_ON((NR_CPUS * sizeof(u16)) > (PAGE_SIZE - 64));
978 page = alloc_bootmem_low_pages(PAGE_SIZE);
980 prom_printf("SUN4V: Error, cannot allocate cpu mondo page.\n");
984 tb->cpu_mondo_block_pa = __pa(page);
985 tb->cpu_list_pa = __pa(page + 64);
989 /* Allocate mondo and error queues for all possible cpus. */
990 static void __init sun4v_init_mondo_queues(void)
994 for_each_possible_cpu(cpu) {
995 struct trap_per_cpu *tb = &trap_block[cpu];
997 alloc_one_mondo(&tb->cpu_mondo_pa, tb->cpu_mondo_qmask);
998 alloc_one_mondo(&tb->dev_mondo_pa, tb->dev_mondo_qmask);
999 alloc_one_mondo(&tb->resum_mondo_pa, tb->resum_qmask);
1000 alloc_one_kbuf(&tb->resum_kernel_buf_pa, tb->resum_qmask);
1001 alloc_one_mondo(&tb->nonresum_mondo_pa, tb->nonresum_qmask);
1002 alloc_one_kbuf(&tb->nonresum_kernel_buf_pa,
1003 tb->nonresum_qmask);
1005 init_cpu_send_mondo_info(tb);
1008 /* Load up the boot cpu's entries. */
1009 sun4v_register_mondo_queues(hard_smp_processor_id());
1012 static struct irqaction timer_irq_action = {
1016 /* Only invoked on boot processor. */
1017 void __init init_IRQ(void)
1021 memset(&ivector_table[0], 0, sizeof(ivector_table));
1023 if (tlb_type == hypervisor)
1024 sun4v_init_mondo_queues();
1026 /* We need to clear any IRQ's pending in the soft interrupt
1027 * registers, a spurious one could be left around from the
1028 * PROM timer which we just disabled.
1030 clear_softint(get_softint());
1032 /* Now that ivector table is initialized, it is safe
1033 * to receive IRQ vector traps. We will normally take
1034 * one or two right now, in case some device PROM used
1035 * to boot us wants to speak to us. We just ignore them.
1037 __asm__ __volatile__("rdpr %%pstate, %%g1\n\t"
1038 "or %%g1, %0, %%g1\n\t"
1039 "wrpr %%g1, 0x0, %%pstate"
1044 irq_desc[0].action = &timer_irq_action;