2 * linux/drivers/char/8250.c
4 * Driver for 8250/16550-type serial ports
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
8 * Copyright (C) 2001 Russell King.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * $Id: 8250.c,v 1.90 2002/07/28 10:03:27 rmk Exp $
17 * A note about mapbase / membase
19 * mapbase is the physical address of the IO port.
20 * membase is an 'ioremapped' cookie.
22 #include <linux/config.h>
24 #if defined(CONFIG_SERIAL_8250_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
28 #include <linux/module.h>
29 #include <linux/moduleparam.h>
30 #include <linux/ioport.h>
31 #include <linux/init.h>
32 #include <linux/console.h>
33 #include <linux/sysrq.h>
34 #include <linux/mca.h>
35 #include <linux/delay.h>
36 #include <linux/device.h>
37 #include <linux/tty.h>
38 #include <linux/tty_flip.h>
39 #include <linux/serial_reg.h>
40 #include <linux/serial_core.h>
41 #include <linux/serial.h>
42 #include <linux/serial_8250.h>
51 * share_irqs - whether we pass SA_SHIRQ to request_irq(). This option
52 * is unsafe when used on edge-triggered interrupts.
54 static unsigned int share_irqs = SERIAL8250_SHARE_IRQS;
60 #define DEBUG_AUTOCONF(fmt...) printk(fmt)
62 #define DEBUG_AUTOCONF(fmt...) do { } while (0)
66 #define DEBUG_INTR(fmt...) printk(fmt)
68 #define DEBUG_INTR(fmt...) do { } while (0)
71 #define PASS_LIMIT 256
74 * We default to IRQ0 for the "no irq" hack. Some
75 * machine types want others as well - they're free
76 * to redefine this in their header file.
78 #define is_real_interrupt(irq) ((irq) != 0)
81 * This converts from our new CONFIG_ symbols to the symbols
82 * that asm/serial.h expects. You _NEED_ to comment out the
83 * linux/config.h include contained inside asm/serial.h for
86 #undef CONFIG_SERIAL_MANY_PORTS
87 #undef CONFIG_SERIAL_DETECT_IRQ
88 #undef CONFIG_SERIAL_MULTIPORT
91 #ifdef CONFIG_SERIAL_8250_DETECT_IRQ
92 #define CONFIG_SERIAL_DETECT_IRQ 1
94 #ifdef CONFIG_SERIAL_8250_MULTIPORT
95 #define CONFIG_SERIAL_MULTIPORT 1
97 #ifdef CONFIG_SERIAL_8250_MANY_PORTS
98 #define CONFIG_SERIAL_MANY_PORTS 1
102 * HUB6 is always on. This will be removed once the header
103 * files have been cleaned.
105 #define CONFIG_HUB6 1
107 #include <asm/serial.h>
110 * SERIAL_PORT_DFNS tells us about built-in ports that have no
111 * standard enumeration mechanism. Platforms that can find all
112 * serial ports via mechanisms like ACPI or PCI need not supply it.
114 #ifndef SERIAL_PORT_DFNS
115 #define SERIAL_PORT_DFNS
118 static struct old_serial_port old_serial_port[] = {
119 SERIAL_PORT_DFNS /* defined in asm/serial.h */
122 #define UART_NR (ARRAY_SIZE(old_serial_port) + CONFIG_SERIAL_8250_NR_UARTS)
124 #ifdef CONFIG_SERIAL_8250_RSA
126 #define PORT_RSA_MAX 4
127 static unsigned long probe_rsa[PORT_RSA_MAX];
128 static unsigned int probe_rsa_count;
129 #endif /* CONFIG_SERIAL_8250_RSA */
131 struct uart_8250_port {
132 struct uart_port port;
133 struct timer_list timer; /* "no irq" timer */
134 struct list_head list; /* ports on this IRQ */
135 unsigned int capabilities; /* port capabilities */
136 unsigned int tx_loadsz; /* transmit fifo load size */
142 unsigned char mcr_mask; /* mask of user bits */
143 unsigned char mcr_force; /* mask of forced bits */
144 unsigned char lsr_break_flag;
147 * We provide a per-port pm hook.
149 void (*pm)(struct uart_port *port,
150 unsigned int state, unsigned int old);
155 struct list_head *head;
158 static struct irq_info irq_lists[NR_IRQS];
161 * Here we define the default xmit fifo size used for each type of UART.
163 static const struct serial8250_config uart_config[] = {
188 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
189 .flags = UART_CAP_FIFO,
200 .flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
206 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01 |
208 .flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
214 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10 |
216 .flags = UART_CAP_FIFO | UART_CAP_SLEEP | UART_CAP_AFE,
224 .name = "16C950/954",
227 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
228 .flags = UART_CAP_FIFO,
234 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01 |
236 .flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
242 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
243 .flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
249 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_11,
250 .flags = UART_CAP_FIFO,
256 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
257 .flags = UART_CAP_FIFO | UART_NATSEMI,
263 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
264 .flags = UART_CAP_FIFO | UART_CAP_UUE,
268 static _INLINE_ unsigned int serial_in(struct uart_8250_port *up, int offset)
270 offset <<= up->port.regshift;
272 switch (up->port.iotype) {
274 outb(up->port.hub6 - 1 + offset, up->port.iobase);
275 return inb(up->port.iobase + 1);
278 return readb(up->port.membase + offset);
281 return readl(up->port.membase + offset);
284 return inb(up->port.iobase + offset);
289 serial_out(struct uart_8250_port *up, int offset, int value)
291 offset <<= up->port.regshift;
293 switch (up->port.iotype) {
295 outb(up->port.hub6 - 1 + offset, up->port.iobase);
296 outb(value, up->port.iobase + 1);
300 writeb(value, up->port.membase + offset);
304 writel(value, up->port.membase + offset);
308 outb(value, up->port.iobase + offset);
313 * We used to support using pause I/O for certain machines. We
314 * haven't supported this for a while, but just in case it's badly
315 * needed for certain old 386 machines, I've left these #define's
318 #define serial_inp(up, offset) serial_in(up, offset)
319 #define serial_outp(up, offset, value) serial_out(up, offset, value)
325 static void serial_icr_write(struct uart_8250_port *up, int offset, int value)
327 serial_out(up, UART_SCR, offset);
328 serial_out(up, UART_ICR, value);
331 static unsigned int serial_icr_read(struct uart_8250_port *up, int offset)
335 serial_icr_write(up, UART_ACR, up->acr | UART_ACR_ICRRD);
336 serial_out(up, UART_SCR, offset);
337 value = serial_in(up, UART_ICR);
338 serial_icr_write(up, UART_ACR, up->acr);
346 static inline void serial8250_clear_fifos(struct uart_8250_port *p)
348 if (p->capabilities & UART_CAP_FIFO) {
349 serial_outp(p, UART_FCR, UART_FCR_ENABLE_FIFO);
350 serial_outp(p, UART_FCR, UART_FCR_ENABLE_FIFO |
351 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
352 serial_outp(p, UART_FCR, 0);
357 * IER sleep support. UARTs which have EFRs need the "extended
358 * capability" bit enabled. Note that on XR16C850s, we need to
359 * reset LCR to write to IER.
361 static inline void serial8250_set_sleep(struct uart_8250_port *p, int sleep)
363 if (p->capabilities & UART_CAP_SLEEP) {
364 if (p->capabilities & UART_CAP_EFR) {
365 serial_outp(p, UART_LCR, 0xBF);
366 serial_outp(p, UART_EFR, UART_EFR_ECB);
367 serial_outp(p, UART_LCR, 0);
369 serial_outp(p, UART_IER, sleep ? UART_IERX_SLEEP : 0);
370 if (p->capabilities & UART_CAP_EFR) {
371 serial_outp(p, UART_LCR, 0xBF);
372 serial_outp(p, UART_EFR, 0);
373 serial_outp(p, UART_LCR, 0);
378 #ifdef CONFIG_SERIAL_8250_RSA
380 * Attempts to turn on the RSA FIFO. Returns zero on failure.
381 * We set the port uart clock rate if we succeed.
383 static int __enable_rsa(struct uart_8250_port *up)
388 mode = serial_inp(up, UART_RSA_MSR);
389 result = mode & UART_RSA_MSR_FIFO;
392 serial_outp(up, UART_RSA_MSR, mode | UART_RSA_MSR_FIFO);
393 mode = serial_inp(up, UART_RSA_MSR);
394 result = mode & UART_RSA_MSR_FIFO;
398 up->port.uartclk = SERIAL_RSA_BAUD_BASE * 16;
403 static void enable_rsa(struct uart_8250_port *up)
405 if (up->port.type == PORT_RSA) {
406 if (up->port.uartclk != SERIAL_RSA_BAUD_BASE * 16) {
407 spin_lock_irq(&up->port.lock);
409 spin_unlock_irq(&up->port.lock);
411 if (up->port.uartclk == SERIAL_RSA_BAUD_BASE * 16)
412 serial_outp(up, UART_RSA_FRR, 0);
417 * Attempts to turn off the RSA FIFO. Returns zero on failure.
418 * It is unknown why interrupts were disabled in here. However,
419 * the caller is expected to preserve this behaviour by grabbing
420 * the spinlock before calling this function.
422 static void disable_rsa(struct uart_8250_port *up)
427 if (up->port.type == PORT_RSA &&
428 up->port.uartclk == SERIAL_RSA_BAUD_BASE * 16) {
429 spin_lock_irq(&up->port.lock);
431 mode = serial_inp(up, UART_RSA_MSR);
432 result = !(mode & UART_RSA_MSR_FIFO);
435 serial_outp(up, UART_RSA_MSR, mode & ~UART_RSA_MSR_FIFO);
436 mode = serial_inp(up, UART_RSA_MSR);
437 result = !(mode & UART_RSA_MSR_FIFO);
441 up->port.uartclk = SERIAL_RSA_BAUD_BASE_LO * 16;
442 spin_unlock_irq(&up->port.lock);
445 #endif /* CONFIG_SERIAL_8250_RSA */
448 * This is a quickie test to see how big the FIFO is.
449 * It doesn't work at all the time, more's the pity.
451 static int size_fifo(struct uart_8250_port *up)
453 unsigned char old_fcr, old_mcr, old_dll, old_dlm, old_lcr;
456 old_lcr = serial_inp(up, UART_LCR);
457 serial_outp(up, UART_LCR, 0);
458 old_fcr = serial_inp(up, UART_FCR);
459 old_mcr = serial_inp(up, UART_MCR);
460 serial_outp(up, UART_FCR, UART_FCR_ENABLE_FIFO |
461 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
462 serial_outp(up, UART_MCR, UART_MCR_LOOP);
463 serial_outp(up, UART_LCR, UART_LCR_DLAB);
464 old_dll = serial_inp(up, UART_DLL);
465 old_dlm = serial_inp(up, UART_DLM);
466 serial_outp(up, UART_DLL, 0x01);
467 serial_outp(up, UART_DLM, 0x00);
468 serial_outp(up, UART_LCR, 0x03);
469 for (count = 0; count < 256; count++)
470 serial_outp(up, UART_TX, count);
471 mdelay(20);/* FIXME - schedule_timeout */
472 for (count = 0; (serial_inp(up, UART_LSR) & UART_LSR_DR) &&
473 (count < 256); count++)
474 serial_inp(up, UART_RX);
475 serial_outp(up, UART_FCR, old_fcr);
476 serial_outp(up, UART_MCR, old_mcr);
477 serial_outp(up, UART_LCR, UART_LCR_DLAB);
478 serial_outp(up, UART_DLL, old_dll);
479 serial_outp(up, UART_DLM, old_dlm);
480 serial_outp(up, UART_LCR, old_lcr);
486 * Read UART ID using the divisor method - set DLL and DLM to zero
487 * and the revision will be in DLL and device type in DLM. We
488 * preserve the device state across this.
490 static unsigned int autoconfig_read_divisor_id(struct uart_8250_port *p)
492 unsigned char old_dll, old_dlm, old_lcr;
495 old_lcr = serial_inp(p, UART_LCR);
496 serial_outp(p, UART_LCR, UART_LCR_DLAB);
498 old_dll = serial_inp(p, UART_DLL);
499 old_dlm = serial_inp(p, UART_DLM);
501 serial_outp(p, UART_DLL, 0);
502 serial_outp(p, UART_DLM, 0);
504 id = serial_inp(p, UART_DLL) | serial_inp(p, UART_DLM) << 8;
506 serial_outp(p, UART_DLL, old_dll);
507 serial_outp(p, UART_DLM, old_dlm);
508 serial_outp(p, UART_LCR, old_lcr);
514 * This is a helper routine to autodetect StarTech/Exar/Oxsemi UART's.
515 * When this function is called we know it is at least a StarTech
516 * 16650 V2, but it might be one of several StarTech UARTs, or one of
517 * its clones. (We treat the broken original StarTech 16650 V1 as a
518 * 16550, and why not? Startech doesn't seem to even acknowledge its
521 * What evil have men's minds wrought...
523 static void autoconfig_has_efr(struct uart_8250_port *up)
525 unsigned int id1, id2, id3, rev;
528 * Everything with an EFR has SLEEP
530 up->capabilities |= UART_CAP_EFR | UART_CAP_SLEEP;
533 * First we check to see if it's an Oxford Semiconductor UART.
535 * If we have to do this here because some non-National
536 * Semiconductor clone chips lock up if you try writing to the
537 * LSR register (which serial_icr_read does)
541 * Check for Oxford Semiconductor 16C950.
543 * EFR [4] must be set else this test fails.
545 * This shouldn't be necessary, but Mike Hudson (Exoray@isys.ca)
546 * claims that it's needed for 952 dual UART's (which are not
547 * recommended for new designs).
550 serial_out(up, UART_LCR, 0xBF);
551 serial_out(up, UART_EFR, UART_EFR_ECB);
552 serial_out(up, UART_LCR, 0x00);
553 id1 = serial_icr_read(up, UART_ID1);
554 id2 = serial_icr_read(up, UART_ID2);
555 id3 = serial_icr_read(up, UART_ID3);
556 rev = serial_icr_read(up, UART_REV);
558 DEBUG_AUTOCONF("950id=%02x:%02x:%02x:%02x ", id1, id2, id3, rev);
560 if (id1 == 0x16 && id2 == 0xC9 &&
561 (id3 == 0x50 || id3 == 0x52 || id3 == 0x54)) {
562 up->port.type = PORT_16C950;
563 up->rev = rev | (id3 << 8);
568 * We check for a XR16C850 by setting DLL and DLM to 0, and then
569 * reading back DLL and DLM. The chip type depends on the DLM
571 * 0x10 - XR16C850 and the DLL contains the chip revision.
575 id1 = autoconfig_read_divisor_id(up);
576 DEBUG_AUTOCONF("850id=%04x ", id1);
579 if (id2 == 0x10 || id2 == 0x12 || id2 == 0x14) {
582 up->port.type = PORT_16850;
587 * It wasn't an XR16C850.
589 * We distinguish between the '654 and the '650 by counting
590 * how many bytes are in the FIFO. I'm using this for now,
591 * since that's the technique that was sent to me in the
592 * serial driver update, but I'm not convinced this works.
593 * I've had problems doing this in the past. -TYT
595 if (size_fifo(up) == 64)
596 up->port.type = PORT_16654;
598 up->port.type = PORT_16650V2;
602 * We detected a chip without a FIFO. Only two fall into
603 * this category - the original 8250 and the 16450. The
604 * 16450 has a scratch register (accessible with LCR=0)
606 static void autoconfig_8250(struct uart_8250_port *up)
608 unsigned char scratch, status1, status2;
610 up->port.type = PORT_8250;
612 scratch = serial_in(up, UART_SCR);
613 serial_outp(up, UART_SCR, 0xa5);
614 status1 = serial_in(up, UART_SCR);
615 serial_outp(up, UART_SCR, 0x5a);
616 status2 = serial_in(up, UART_SCR);
617 serial_outp(up, UART_SCR, scratch);
619 if (status1 == 0xa5 && status2 == 0x5a)
620 up->port.type = PORT_16450;
623 static int broken_efr(struct uart_8250_port *up)
626 * Exar ST16C2550 "A2" devices incorrectly detect as
627 * having an EFR, and report an ID of 0x0201. See
628 * http://www.exar.com/info.php?pdf=dan180_oct2004.pdf
630 if (autoconfig_read_divisor_id(up) == 0x0201 && size_fifo(up) == 16)
637 * We know that the chip has FIFOs. Does it have an EFR? The
638 * EFR is located in the same register position as the IIR and
639 * we know the top two bits of the IIR are currently set. The
640 * EFR should contain zero. Try to read the EFR.
642 static void autoconfig_16550a(struct uart_8250_port *up)
644 unsigned char status1, status2;
645 unsigned int iersave;
647 up->port.type = PORT_16550A;
648 up->capabilities |= UART_CAP_FIFO;
651 * Check for presence of the EFR when DLAB is set.
652 * Only ST16C650V1 UARTs pass this test.
654 serial_outp(up, UART_LCR, UART_LCR_DLAB);
655 if (serial_in(up, UART_EFR) == 0) {
656 serial_outp(up, UART_EFR, 0xA8);
657 if (serial_in(up, UART_EFR) != 0) {
658 DEBUG_AUTOCONF("EFRv1 ");
659 up->port.type = PORT_16650;
660 up->capabilities |= UART_CAP_EFR | UART_CAP_SLEEP;
662 DEBUG_AUTOCONF("Motorola 8xxx DUART ");
664 serial_outp(up, UART_EFR, 0);
669 * Maybe it requires 0xbf to be written to the LCR.
670 * (other ST16C650V2 UARTs, TI16C752A, etc)
672 serial_outp(up, UART_LCR, 0xBF);
673 if (serial_in(up, UART_EFR) == 0 && !broken_efr(up)) {
674 DEBUG_AUTOCONF("EFRv2 ");
675 autoconfig_has_efr(up);
680 * Check for a National Semiconductor SuperIO chip.
681 * Attempt to switch to bank 2, read the value of the LOOP bit
682 * from EXCR1. Switch back to bank 0, change it in MCR. Then
683 * switch back to bank 2, read it from EXCR1 again and check
684 * it's changed. If so, set baud_base in EXCR2 to 921600. -- dwmw2
685 * On PowerPC we don't want to change baud_base, as we have
686 * a number of different divisors. -- Tom Rini
688 serial_outp(up, UART_LCR, 0);
689 status1 = serial_in(up, UART_MCR);
690 serial_outp(up, UART_LCR, 0xE0);
691 status2 = serial_in(up, 0x02); /* EXCR1 */
693 if (!((status2 ^ status1) & UART_MCR_LOOP)) {
694 serial_outp(up, UART_LCR, 0);
695 serial_outp(up, UART_MCR, status1 ^ UART_MCR_LOOP);
696 serial_outp(up, UART_LCR, 0xE0);
697 status2 = serial_in(up, 0x02); /* EXCR1 */
698 serial_outp(up, UART_LCR, 0);
699 serial_outp(up, UART_MCR, status1);
701 if ((status2 ^ status1) & UART_MCR_LOOP) {
703 serial_outp(up, UART_LCR, 0xE0);
704 status1 = serial_in(up, 0x04); /* EXCR1 */
705 status1 &= ~0xB0; /* Disable LOCK, mask out PRESL[01] */
706 status1 |= 0x10; /* 1.625 divisor for baud_base --> 921600 */
707 serial_outp(up, 0x04, status1);
708 serial_outp(up, UART_LCR, 0);
709 up->port.uartclk = 921600*16;
712 up->port.type = PORT_NS16550A;
713 up->capabilities |= UART_NATSEMI;
719 * No EFR. Try to detect a TI16750, which only sets bit 5 of
720 * the IIR when 64 byte FIFO mode is enabled when DLAB is set.
721 * Try setting it with and without DLAB set. Cheap clones
722 * set bit 5 without DLAB set.
724 serial_outp(up, UART_LCR, 0);
725 serial_outp(up, UART_FCR, UART_FCR_ENABLE_FIFO | UART_FCR7_64BYTE);
726 status1 = serial_in(up, UART_IIR) >> 5;
727 serial_outp(up, UART_FCR, UART_FCR_ENABLE_FIFO);
728 serial_outp(up, UART_LCR, UART_LCR_DLAB);
729 serial_outp(up, UART_FCR, UART_FCR_ENABLE_FIFO | UART_FCR7_64BYTE);
730 status2 = serial_in(up, UART_IIR) >> 5;
731 serial_outp(up, UART_FCR, UART_FCR_ENABLE_FIFO);
732 serial_outp(up, UART_LCR, 0);
734 DEBUG_AUTOCONF("iir1=%d iir2=%d ", status1, status2);
736 if (status1 == 6 && status2 == 7) {
737 up->port.type = PORT_16750;
738 up->capabilities |= UART_CAP_AFE | UART_CAP_SLEEP;
743 * Try writing and reading the UART_IER_UUE bit (b6).
744 * If it works, this is probably one of the Xscale platform's
746 * We're going to explicitly set the UUE bit to 0 before
747 * trying to write and read a 1 just to make sure it's not
748 * already a 1 and maybe locked there before we even start start.
750 iersave = serial_in(up, UART_IER);
751 serial_outp(up, UART_IER, iersave & ~UART_IER_UUE);
752 if (!(serial_in(up, UART_IER) & UART_IER_UUE)) {
754 * OK it's in a known zero state, try writing and reading
755 * without disturbing the current state of the other bits.
757 serial_outp(up, UART_IER, iersave | UART_IER_UUE);
758 if (serial_in(up, UART_IER) & UART_IER_UUE) {
761 * We'll leave the UART_IER_UUE bit set to 1 (enabled).
763 DEBUG_AUTOCONF("Xscale ");
764 up->port.type = PORT_XSCALE;
765 up->capabilities |= UART_CAP_UUE;
770 * If we got here we couldn't force the IER_UUE bit to 0.
771 * Log it and continue.
773 DEBUG_AUTOCONF("Couldn't force IER_UUE to 0 ");
775 serial_outp(up, UART_IER, iersave);
779 * This routine is called by rs_init() to initialize a specific serial
780 * port. It determines what type of UART chip this serial port is
781 * using: 8250, 16450, 16550, 16550A. The important question is
782 * whether or not this UART is a 16550A or not, since this will
783 * determine whether or not we can use its FIFO features or not.
785 static void autoconfig(struct uart_8250_port *up, unsigned int probeflags)
787 unsigned char status1, scratch, scratch2, scratch3;
788 unsigned char save_lcr, save_mcr;
791 if (!up->port.iobase && !up->port.mapbase && !up->port.membase)
794 DEBUG_AUTOCONF("ttyS%d: autoconf (0x%04x, 0x%p): ",
795 up->port.line, up->port.iobase, up->port.membase);
798 * We really do need global IRQs disabled here - we're going to
799 * be frobbing the chips IRQ enable register to see if it exists.
801 spin_lock_irqsave(&up->port.lock, flags);
802 // save_flags(flags); cli();
804 up->capabilities = 0;
806 if (!(up->port.flags & UPF_BUGGY_UART)) {
808 * Do a simple existence test first; if we fail this,
809 * there's no point trying anything else.
811 * 0x80 is used as a nonsense port to prevent against
812 * false positives due to ISA bus float. The
813 * assumption is that 0x80 is a non-existent port;
814 * which should be safe since include/asm/io.h also
815 * makes this assumption.
817 * Note: this is safe as long as MCR bit 4 is clear
818 * and the device is in "PC" mode.
820 scratch = serial_inp(up, UART_IER);
821 serial_outp(up, UART_IER, 0);
825 scratch2 = serial_inp(up, UART_IER);
826 serial_outp(up, UART_IER, 0x0F);
830 scratch3 = serial_inp(up, UART_IER);
831 serial_outp(up, UART_IER, scratch);
832 if (scratch2 != 0 || scratch3 != 0x0F) {
834 * We failed; there's nothing here
836 DEBUG_AUTOCONF("IER test failed (%02x, %02x) ",
842 save_mcr = serial_in(up, UART_MCR);
843 save_lcr = serial_in(up, UART_LCR);
846 * Check to see if a UART is really there. Certain broken
847 * internal modems based on the Rockwell chipset fail this
848 * test, because they apparently don't implement the loopback
849 * test mode. So this test is skipped on the COM 1 through
850 * COM 4 ports. This *should* be safe, since no board
851 * manufacturer would be stupid enough to design a board
852 * that conflicts with COM 1-4 --- we hope!
854 if (!(up->port.flags & UPF_SKIP_TEST)) {
855 serial_outp(up, UART_MCR, UART_MCR_LOOP | 0x0A);
856 status1 = serial_inp(up, UART_MSR) & 0xF0;
857 serial_outp(up, UART_MCR, save_mcr);
858 if (status1 != 0x90) {
859 DEBUG_AUTOCONF("LOOP test failed (%02x) ",
866 * We're pretty sure there's a port here. Lets find out what
867 * type of port it is. The IIR top two bits allows us to find
868 * out if its 8250 or 16450, 16550, 16550A or later. This
869 * determines what we test for next.
871 * We also initialise the EFR (if any) to zero for later. The
872 * EFR occupies the same register location as the FCR and IIR.
874 serial_outp(up, UART_LCR, 0xBF);
875 serial_outp(up, UART_EFR, 0);
876 serial_outp(up, UART_LCR, 0);
878 serial_outp(up, UART_FCR, UART_FCR_ENABLE_FIFO);
879 scratch = serial_in(up, UART_IIR) >> 6;
881 DEBUG_AUTOCONF("iir=%d ", scratch);
888 up->port.type = PORT_UNKNOWN;
891 up->port.type = PORT_16550;
894 autoconfig_16550a(up);
898 #ifdef CONFIG_SERIAL_8250_RSA
900 * Only probe for RSA ports if we got the region.
902 if (up->port.type == PORT_16550A && probeflags & PROBE_RSA) {
905 for (i = 0 ; i < probe_rsa_count; ++i) {
906 if (probe_rsa[i] == up->port.iobase &&
908 up->port.type = PORT_RSA;
914 serial_outp(up, UART_LCR, save_lcr);
916 if (up->capabilities != uart_config[up->port.type].flags) {
918 "ttyS%d: detected caps %08x should be %08x\n",
919 up->port.line, up->capabilities,
920 uart_config[up->port.type].flags);
923 up->port.fifosize = uart_config[up->port.type].fifo_size;
924 up->capabilities = uart_config[up->port.type].flags;
925 up->tx_loadsz = uart_config[up->port.type].tx_loadsz;
927 if (up->port.type == PORT_UNKNOWN)
933 #ifdef CONFIG_SERIAL_8250_RSA
934 if (up->port.type == PORT_RSA)
935 serial_outp(up, UART_RSA_FRR, 0);
937 serial_outp(up, UART_MCR, save_mcr);
938 serial8250_clear_fifos(up);
939 (void)serial_in(up, UART_RX);
940 serial_outp(up, UART_IER, 0);
943 spin_unlock_irqrestore(&up->port.lock, flags);
944 // restore_flags(flags);
945 DEBUG_AUTOCONF("type=%s\n", uart_config[up->port.type].name);
948 static void autoconfig_irq(struct uart_8250_port *up)
950 unsigned char save_mcr, save_ier;
951 unsigned char save_ICP = 0;
952 unsigned int ICP = 0;
956 if (up->port.flags & UPF_FOURPORT) {
957 ICP = (up->port.iobase & 0xfe0) | 0x1f;
958 save_ICP = inb_p(ICP);
963 /* forget possible initially masked and pending IRQ */
964 probe_irq_off(probe_irq_on());
965 save_mcr = serial_inp(up, UART_MCR);
966 save_ier = serial_inp(up, UART_IER);
967 serial_outp(up, UART_MCR, UART_MCR_OUT1 | UART_MCR_OUT2);
969 irqs = probe_irq_on();
970 serial_outp(up, UART_MCR, 0);
972 if (up->port.flags & UPF_FOURPORT) {
973 serial_outp(up, UART_MCR,
974 UART_MCR_DTR | UART_MCR_RTS);
976 serial_outp(up, UART_MCR,
977 UART_MCR_DTR | UART_MCR_RTS | UART_MCR_OUT2);
979 serial_outp(up, UART_IER, 0x0f); /* enable all intrs */
980 (void)serial_inp(up, UART_LSR);
981 (void)serial_inp(up, UART_RX);
982 (void)serial_inp(up, UART_IIR);
983 (void)serial_inp(up, UART_MSR);
984 serial_outp(up, UART_TX, 0xFF);
986 irq = probe_irq_off(irqs);
988 serial_outp(up, UART_MCR, save_mcr);
989 serial_outp(up, UART_IER, save_ier);
991 if (up->port.flags & UPF_FOURPORT)
992 outb_p(save_ICP, ICP);
994 up->port.irq = (irq > 0) ? irq : 0;
997 static void serial8250_stop_tx(struct uart_port *port, unsigned int tty_stop)
999 struct uart_8250_port *up = (struct uart_8250_port *)port;
1001 if (up->ier & UART_IER_THRI) {
1002 up->ier &= ~UART_IER_THRI;
1003 serial_out(up, UART_IER, up->ier);
1007 * We only do this from uart_stop - if we run out of
1008 * characters to send, we don't want to prevent the
1009 * FIFO from emptying.
1011 if (up->port.type == PORT_16C950 && tty_stop) {
1012 up->acr |= UART_ACR_TXDIS;
1013 serial_icr_write(up, UART_ACR, up->acr);
1017 static void serial8250_start_tx(struct uart_port *port, unsigned int tty_start)
1019 struct uart_8250_port *up = (struct uart_8250_port *)port;
1021 if (!(up->ier & UART_IER_THRI)) {
1022 up->ier |= UART_IER_THRI;
1023 serial_out(up, UART_IER, up->ier);
1026 * We only do this from uart_start
1028 if (tty_start && up->port.type == PORT_16C950) {
1029 up->acr &= ~UART_ACR_TXDIS;
1030 serial_icr_write(up, UART_ACR, up->acr);
1034 static void serial8250_stop_rx(struct uart_port *port)
1036 struct uart_8250_port *up = (struct uart_8250_port *)port;
1038 up->ier &= ~UART_IER_RLSI;
1039 up->port.read_status_mask &= ~UART_LSR_DR;
1040 serial_out(up, UART_IER, up->ier);
1043 static void serial8250_enable_ms(struct uart_port *port)
1045 struct uart_8250_port *up = (struct uart_8250_port *)port;
1047 up->ier |= UART_IER_MSI;
1048 serial_out(up, UART_IER, up->ier);
1051 static _INLINE_ void
1052 receive_chars(struct uart_8250_port *up, int *status, struct pt_regs *regs)
1054 struct tty_struct *tty = up->port.info->tty;
1055 unsigned char ch, lsr = *status;
1056 int max_count = 256;
1060 /* The following is not allowed by the tty layer and
1061 unsafe. It should be fixed ASAP */
1062 if (unlikely(tty->flip.count >= TTY_FLIPBUF_SIZE)) {
1063 if (tty->low_latency) {
1064 spin_unlock(&up->port.lock);
1065 tty_flip_buffer_push(tty);
1066 spin_lock(&up->port.lock);
1069 * If this failed then we will throw away the
1070 * bytes but must do so to clear interrupts
1073 ch = serial_inp(up, UART_RX);
1075 up->port.icount.rx++;
1077 #ifdef CONFIG_SERIAL_8250_CONSOLE
1079 * Recover the break flag from console xmit
1081 if (up->port.line == up->port.cons->index) {
1082 lsr |= up->lsr_break_flag;
1083 up->lsr_break_flag = 0;
1087 if (unlikely(lsr & (UART_LSR_BI | UART_LSR_PE |
1088 UART_LSR_FE | UART_LSR_OE))) {
1090 * For statistics only
1092 if (lsr & UART_LSR_BI) {
1093 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
1094 up->port.icount.brk++;
1096 * We do the SysRQ and SAK checking
1097 * here because otherwise the break
1098 * may get masked by ignore_status_mask
1099 * or read_status_mask.
1101 if (uart_handle_break(&up->port))
1103 } else if (lsr & UART_LSR_PE)
1104 up->port.icount.parity++;
1105 else if (lsr & UART_LSR_FE)
1106 up->port.icount.frame++;
1107 if (lsr & UART_LSR_OE)
1108 up->port.icount.overrun++;
1111 * Mask off conditions which should be ignored.
1113 lsr &= up->port.read_status_mask;
1115 if (lsr & UART_LSR_BI) {
1116 DEBUG_INTR("handling break....");
1118 } else if (lsr & UART_LSR_PE)
1120 else if (lsr & UART_LSR_FE)
1123 if (uart_handle_sysrq_char(&up->port, ch, regs))
1125 if ((lsr & up->port.ignore_status_mask) == 0) {
1126 tty_insert_flip_char(tty, ch, flag);
1128 if ((lsr & UART_LSR_OE) &&
1129 tty->flip.count < TTY_FLIPBUF_SIZE) {
1131 * Overrun is special, since it's reported
1132 * immediately, and doesn't affect the current
1135 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
1138 lsr = serial_inp(up, UART_LSR);
1139 } while ((lsr & UART_LSR_DR) && (max_count-- > 0));
1140 spin_unlock(&up->port.lock);
1141 tty_flip_buffer_push(tty);
1142 spin_lock(&up->port.lock);
1146 static _INLINE_ void transmit_chars(struct uart_8250_port *up)
1148 struct circ_buf *xmit = &up->port.info->xmit;
1151 if (up->port.x_char) {
1152 serial_outp(up, UART_TX, up->port.x_char);
1153 up->port.icount.tx++;
1154 up->port.x_char = 0;
1157 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
1158 serial8250_stop_tx(&up->port, 0);
1162 count = up->tx_loadsz;
1164 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
1165 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1166 up->port.icount.tx++;
1167 if (uart_circ_empty(xmit))
1169 } while (--count > 0);
1171 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1172 uart_write_wakeup(&up->port);
1174 DEBUG_INTR("THRE...");
1176 if (uart_circ_empty(xmit))
1177 serial8250_stop_tx(&up->port, 0);
1180 static _INLINE_ void check_modem_status(struct uart_8250_port *up)
1184 status = serial_in(up, UART_MSR);
1186 if ((status & UART_MSR_ANY_DELTA) == 0)
1189 if (status & UART_MSR_TERI)
1190 up->port.icount.rng++;
1191 if (status & UART_MSR_DDSR)
1192 up->port.icount.dsr++;
1193 if (status & UART_MSR_DDCD)
1194 uart_handle_dcd_change(&up->port, status & UART_MSR_DCD);
1195 if (status & UART_MSR_DCTS)
1196 uart_handle_cts_change(&up->port, status & UART_MSR_CTS);
1198 wake_up_interruptible(&up->port.info->delta_msr_wait);
1202 * This handles the interrupt from one port.
1205 serial8250_handle_port(struct uart_8250_port *up, struct pt_regs *regs)
1207 unsigned int status = serial_inp(up, UART_LSR);
1209 DEBUG_INTR("status = %x...", status);
1211 if (status & UART_LSR_DR)
1212 receive_chars(up, &status, regs);
1213 check_modem_status(up);
1214 if (status & UART_LSR_THRE)
1219 * This is the serial driver's interrupt routine.
1221 * Arjan thinks the old way was overly complex, so it got simplified.
1222 * Alan disagrees, saying that need the complexity to handle the weird
1223 * nature of ISA shared interrupts. (This is a special exception.)
1225 * In order to handle ISA shared interrupts properly, we need to check
1226 * that all ports have been serviced, and therefore the ISA interrupt
1227 * line has been de-asserted.
1229 * This means we need to loop through all ports. checking that they
1230 * don't have an interrupt pending.
1232 static irqreturn_t serial8250_interrupt(int irq, void *dev_id, struct pt_regs *regs)
1234 struct irq_info *i = dev_id;
1235 struct list_head *l, *end = NULL;
1236 int pass_counter = 0, handled = 0;
1238 DEBUG_INTR("serial8250_interrupt(%d)...", irq);
1240 spin_lock(&i->lock);
1244 struct uart_8250_port *up;
1247 up = list_entry(l, struct uart_8250_port, list);
1249 iir = serial_in(up, UART_IIR);
1250 if (!(iir & UART_IIR_NO_INT)) {
1251 spin_lock(&up->port.lock);
1252 serial8250_handle_port(up, regs);
1253 spin_unlock(&up->port.lock);
1258 } else if (end == NULL)
1263 if (l == i->head && pass_counter++ > PASS_LIMIT) {
1264 /* If we hit this, we're dead. */
1265 printk(KERN_ERR "serial8250: too much work for "
1271 spin_unlock(&i->lock);
1273 DEBUG_INTR("end.\n");
1275 return IRQ_RETVAL(handled);
1279 * To support ISA shared interrupts, we need to have one interrupt
1280 * handler that ensures that the IRQ line has been deasserted
1281 * before returning. Failing to do this will result in the IRQ
1282 * line being stuck active, and, since ISA irqs are edge triggered,
1283 * no more IRQs will be seen.
1285 static void serial_do_unlink(struct irq_info *i, struct uart_8250_port *up)
1287 spin_lock_irq(&i->lock);
1289 if (!list_empty(i->head)) {
1290 if (i->head == &up->list)
1291 i->head = i->head->next;
1292 list_del(&up->list);
1294 BUG_ON(i->head != &up->list);
1298 spin_unlock_irq(&i->lock);
1301 static int serial_link_irq_chain(struct uart_8250_port *up)
1303 struct irq_info *i = irq_lists + up->port.irq;
1304 int ret, irq_flags = up->port.flags & UPF_SHARE_IRQ ? SA_SHIRQ : 0;
1306 spin_lock_irq(&i->lock);
1309 list_add(&up->list, i->head);
1310 spin_unlock_irq(&i->lock);
1314 INIT_LIST_HEAD(&up->list);
1315 i->head = &up->list;
1316 spin_unlock_irq(&i->lock);
1318 ret = request_irq(up->port.irq, serial8250_interrupt,
1319 irq_flags, "serial", i);
1321 serial_do_unlink(i, up);
1327 static void serial_unlink_irq_chain(struct uart_8250_port *up)
1329 struct irq_info *i = irq_lists + up->port.irq;
1331 BUG_ON(i->head == NULL);
1333 if (list_empty(i->head))
1334 free_irq(up->port.irq, i);
1336 serial_do_unlink(i, up);
1340 * This function is used to handle ports that do not have an
1341 * interrupt. This doesn't work very well for 16450's, but gives
1342 * barely passable results for a 16550A. (Although at the expense
1343 * of much CPU overhead).
1345 static void serial8250_timeout(unsigned long data)
1347 struct uart_8250_port *up = (struct uart_8250_port *)data;
1348 unsigned int timeout;
1351 iir = serial_in(up, UART_IIR);
1352 if (!(iir & UART_IIR_NO_INT)) {
1353 spin_lock(&up->port.lock);
1354 serial8250_handle_port(up, NULL);
1355 spin_unlock(&up->port.lock);
1358 timeout = up->port.timeout;
1359 timeout = timeout > 6 ? (timeout / 2 - 2) : 1;
1360 mod_timer(&up->timer, jiffies + timeout);
1363 static unsigned int serial8250_tx_empty(struct uart_port *port)
1365 struct uart_8250_port *up = (struct uart_8250_port *)port;
1366 unsigned long flags;
1369 spin_lock_irqsave(&up->port.lock, flags);
1370 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
1371 spin_unlock_irqrestore(&up->port.lock, flags);
1376 static unsigned int serial8250_get_mctrl(struct uart_port *port)
1378 struct uart_8250_port *up = (struct uart_8250_port *)port;
1379 unsigned long flags;
1380 unsigned char status;
1383 spin_lock_irqsave(&up->port.lock, flags);
1384 status = serial_in(up, UART_MSR);
1385 spin_unlock_irqrestore(&up->port.lock, flags);
1388 if (status & UART_MSR_DCD)
1390 if (status & UART_MSR_RI)
1392 if (status & UART_MSR_DSR)
1394 if (status & UART_MSR_CTS)
1399 static void serial8250_set_mctrl(struct uart_port *port, unsigned int mctrl)
1401 struct uart_8250_port *up = (struct uart_8250_port *)port;
1402 unsigned char mcr = 0;
1404 if (mctrl & TIOCM_RTS)
1405 mcr |= UART_MCR_RTS;
1406 if (mctrl & TIOCM_DTR)
1407 mcr |= UART_MCR_DTR;
1408 if (mctrl & TIOCM_OUT1)
1409 mcr |= UART_MCR_OUT1;
1410 if (mctrl & TIOCM_OUT2)
1411 mcr |= UART_MCR_OUT2;
1412 if (mctrl & TIOCM_LOOP)
1413 mcr |= UART_MCR_LOOP;
1415 mcr = (mcr & up->mcr_mask) | up->mcr_force | up->mcr;
1417 serial_out(up, UART_MCR, mcr);
1420 static void serial8250_break_ctl(struct uart_port *port, int break_state)
1422 struct uart_8250_port *up = (struct uart_8250_port *)port;
1423 unsigned long flags;
1425 spin_lock_irqsave(&up->port.lock, flags);
1426 if (break_state == -1)
1427 up->lcr |= UART_LCR_SBC;
1429 up->lcr &= ~UART_LCR_SBC;
1430 serial_out(up, UART_LCR, up->lcr);
1431 spin_unlock_irqrestore(&up->port.lock, flags);
1434 static int serial8250_startup(struct uart_port *port)
1436 struct uart_8250_port *up = (struct uart_8250_port *)port;
1437 unsigned long flags;
1440 up->capabilities = uart_config[up->port.type].flags;
1443 if (up->port.type == PORT_16C950) {
1444 /* Wake up and initialize UART */
1446 serial_outp(up, UART_LCR, 0xBF);
1447 serial_outp(up, UART_EFR, UART_EFR_ECB);
1448 serial_outp(up, UART_IER, 0);
1449 serial_outp(up, UART_LCR, 0);
1450 serial_icr_write(up, UART_CSR, 0); /* Reset the UART */
1451 serial_outp(up, UART_LCR, 0xBF);
1452 serial_outp(up, UART_EFR, UART_EFR_ECB);
1453 serial_outp(up, UART_LCR, 0);
1456 #ifdef CONFIG_SERIAL_8250_RSA
1458 * If this is an RSA port, see if we can kick it up to the
1459 * higher speed clock.
1465 * Clear the FIFO buffers and disable them.
1466 * (they will be reeanbled in set_termios())
1468 serial8250_clear_fifos(up);
1471 * Clear the interrupt registers.
1473 (void) serial_inp(up, UART_LSR);
1474 (void) serial_inp(up, UART_RX);
1475 (void) serial_inp(up, UART_IIR);
1476 (void) serial_inp(up, UART_MSR);
1479 * At this point, there's no way the LSR could still be 0xff;
1480 * if it is, then bail out, because there's likely no UART
1483 if (!(up->port.flags & UPF_BUGGY_UART) &&
1484 (serial_inp(up, UART_LSR) == 0xff)) {
1485 printk("ttyS%d: LSR safety check engaged!\n", up->port.line);
1490 * For a XR16C850, we need to set the trigger levels
1492 if (up->port.type == PORT_16850) {
1495 serial_outp(up, UART_LCR, 0xbf);
1497 fctr = serial_inp(up, UART_FCTR) & ~(UART_FCTR_RX|UART_FCTR_TX);
1498 serial_outp(up, UART_FCTR, fctr | UART_FCTR_TRGD | UART_FCTR_RX);
1499 serial_outp(up, UART_TRG, UART_TRG_96);
1500 serial_outp(up, UART_FCTR, fctr | UART_FCTR_TRGD | UART_FCTR_TX);
1501 serial_outp(up, UART_TRG, UART_TRG_96);
1503 serial_outp(up, UART_LCR, 0);
1507 * If the "interrupt" for this port doesn't correspond with any
1508 * hardware interrupt, we use a timer-based system. The original
1509 * driver used to do this with IRQ0.
1511 if (!is_real_interrupt(up->port.irq)) {
1512 unsigned int timeout = up->port.timeout;
1514 timeout = timeout > 6 ? (timeout / 2 - 2) : 1;
1516 up->timer.data = (unsigned long)up;
1517 mod_timer(&up->timer, jiffies + timeout);
1519 retval = serial_link_irq_chain(up);
1525 * Now, initialize the UART
1527 serial_outp(up, UART_LCR, UART_LCR_WLEN8);
1529 spin_lock_irqsave(&up->port.lock, flags);
1530 if (up->port.flags & UPF_FOURPORT) {
1531 if (!is_real_interrupt(up->port.irq))
1532 up->port.mctrl |= TIOCM_OUT1;
1535 * Most PC uarts need OUT2 raised to enable interrupts.
1537 if (is_real_interrupt(up->port.irq))
1538 up->port.mctrl |= TIOCM_OUT2;
1540 serial8250_set_mctrl(&up->port, up->port.mctrl);
1541 spin_unlock_irqrestore(&up->port.lock, flags);
1544 * Finally, enable interrupts. Note: Modem status interrupts
1545 * are set via set_termios(), which will be occurring imminently
1546 * anyway, so we don't enable them here.
1548 up->ier = UART_IER_RLSI | UART_IER_RDI;
1549 serial_outp(up, UART_IER, up->ier);
1551 if (up->port.flags & UPF_FOURPORT) {
1554 * Enable interrupts on the AST Fourport board
1556 icp = (up->port.iobase & 0xfe0) | 0x01f;
1562 * And clear the interrupt registers again for luck.
1564 (void) serial_inp(up, UART_LSR);
1565 (void) serial_inp(up, UART_RX);
1566 (void) serial_inp(up, UART_IIR);
1567 (void) serial_inp(up, UART_MSR);
1572 static void serial8250_shutdown(struct uart_port *port)
1574 struct uart_8250_port *up = (struct uart_8250_port *)port;
1575 unsigned long flags;
1578 * Disable interrupts from this port
1581 serial_outp(up, UART_IER, 0);
1583 spin_lock_irqsave(&up->port.lock, flags);
1584 if (up->port.flags & UPF_FOURPORT) {
1585 /* reset interrupts on the AST Fourport board */
1586 inb((up->port.iobase & 0xfe0) | 0x1f);
1587 up->port.mctrl |= TIOCM_OUT1;
1589 up->port.mctrl &= ~TIOCM_OUT2;
1591 serial8250_set_mctrl(&up->port, up->port.mctrl);
1592 spin_unlock_irqrestore(&up->port.lock, flags);
1595 * Disable break condition and FIFOs
1597 serial_out(up, UART_LCR, serial_inp(up, UART_LCR) & ~UART_LCR_SBC);
1598 serial8250_clear_fifos(up);
1600 #ifdef CONFIG_SERIAL_8250_RSA
1602 * Reset the RSA board back to 115kbps compat mode.
1608 * Read data port to reset things, and then unlink from
1611 (void) serial_in(up, UART_RX);
1613 if (!is_real_interrupt(up->port.irq))
1614 del_timer_sync(&up->timer);
1616 serial_unlink_irq_chain(up);
1619 static unsigned int serial8250_get_divisor(struct uart_port *port, unsigned int baud)
1624 * Handle magic divisors for baud rates above baud_base on
1625 * SMSC SuperIO chips.
1627 if ((port->flags & UPF_MAGIC_MULTIPLIER) &&
1628 baud == (port->uartclk/4))
1630 else if ((port->flags & UPF_MAGIC_MULTIPLIER) &&
1631 baud == (port->uartclk/8))
1634 quot = uart_get_divisor(port, baud);
1640 serial8250_set_termios(struct uart_port *port, struct termios *termios,
1641 struct termios *old)
1643 struct uart_8250_port *up = (struct uart_8250_port *)port;
1644 unsigned char cval, fcr = 0;
1645 unsigned long flags;
1646 unsigned int baud, quot;
1648 switch (termios->c_cflag & CSIZE) {
1664 if (termios->c_cflag & CSTOPB)
1666 if (termios->c_cflag & PARENB)
1667 cval |= UART_LCR_PARITY;
1668 if (!(termios->c_cflag & PARODD))
1669 cval |= UART_LCR_EPAR;
1671 if (termios->c_cflag & CMSPAR)
1672 cval |= UART_LCR_SPAR;
1676 * Ask the core to calculate the divisor for us.
1678 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
1679 quot = serial8250_get_divisor(port, baud);
1682 * Work around a bug in the Oxford Semiconductor 952 rev B
1683 * chip which causes it to seriously miscalculate baud rates
1686 if ((quot & 0xff) == 0 && up->port.type == PORT_16C950 &&
1690 if (up->capabilities & UART_CAP_FIFO && up->port.fifosize > 1) {
1692 fcr = UART_FCR_ENABLE_FIFO | UART_FCR_TRIGGER_1;
1694 fcr = uart_config[up->port.type].fcr;
1698 * MCR-based auto flow control. When AFE is enabled, RTS will be
1699 * deasserted when the receive FIFO contains more characters than
1700 * the trigger, or the MCR RTS bit is cleared. In the case where
1701 * the remote UART is not using CTS auto flow control, we must
1702 * have sufficient FIFO entries for the latency of the remote
1703 * UART to respond. IOW, at least 32 bytes of FIFO.
1705 if (up->capabilities & UART_CAP_AFE && up->port.fifosize >= 32) {
1706 up->mcr &= ~UART_MCR_AFE;
1707 if (termios->c_cflag & CRTSCTS)
1708 up->mcr |= UART_MCR_AFE;
1712 * Ok, we're now changing the port state. Do it with
1713 * interrupts disabled.
1715 spin_lock_irqsave(&up->port.lock, flags);
1718 * Update the per-port timeout.
1720 uart_update_timeout(port, termios->c_cflag, baud);
1722 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
1723 if (termios->c_iflag & INPCK)
1724 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
1725 if (termios->c_iflag & (BRKINT | PARMRK))
1726 up->port.read_status_mask |= UART_LSR_BI;
1729 * Characteres to ignore
1731 up->port.ignore_status_mask = 0;
1732 if (termios->c_iflag & IGNPAR)
1733 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
1734 if (termios->c_iflag & IGNBRK) {
1735 up->port.ignore_status_mask |= UART_LSR_BI;
1737 * If we're ignoring parity and break indicators,
1738 * ignore overruns too (for real raw support).
1740 if (termios->c_iflag & IGNPAR)
1741 up->port.ignore_status_mask |= UART_LSR_OE;
1745 * ignore all characters if CREAD is not set
1747 if ((termios->c_cflag & CREAD) == 0)
1748 up->port.ignore_status_mask |= UART_LSR_DR;
1751 * CTS flow control flag and modem status interrupts
1753 up->ier &= ~UART_IER_MSI;
1754 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
1755 up->ier |= UART_IER_MSI;
1756 if (up->capabilities & UART_CAP_UUE)
1757 up->ier |= UART_IER_UUE | UART_IER_RTOIE;
1759 serial_out(up, UART_IER, up->ier);
1761 if (up->capabilities & UART_CAP_EFR) {
1762 unsigned char efr = 0;
1764 * TI16C752/Startech hardware flow control. FIXME:
1765 * - TI16C752 requires control thresholds to be set.
1766 * - UART_MCR_RTS is ineffective if auto-RTS mode is enabled.
1768 if (termios->c_cflag & CRTSCTS)
1769 efr |= UART_EFR_CTS;
1771 serial_outp(up, UART_LCR, 0xBF);
1772 serial_outp(up, UART_EFR, efr);
1775 if (up->capabilities & UART_NATSEMI) {
1776 /* Switch to bank 2 not bank 1, to avoid resetting EXCR2 */
1777 serial_outp(up, UART_LCR, 0xe0);
1779 serial_outp(up, UART_LCR, cval | UART_LCR_DLAB);/* set DLAB */
1782 serial_outp(up, UART_DLL, quot & 0xff); /* LS of divisor */
1783 serial_outp(up, UART_DLM, quot >> 8); /* MS of divisor */
1786 * LCR DLAB must be set to enable 64-byte FIFO mode. If the FCR
1787 * is written without DLAB set, this mode will be disabled.
1789 if (up->port.type == PORT_16750)
1790 serial_outp(up, UART_FCR, fcr);
1792 serial_outp(up, UART_LCR, cval); /* reset DLAB */
1793 up->lcr = cval; /* Save LCR */
1794 if (up->port.type != PORT_16750) {
1795 if (fcr & UART_FCR_ENABLE_FIFO) {
1796 /* emulated UARTs (Lucent Venus 167x) need two steps */
1797 serial_outp(up, UART_FCR, UART_FCR_ENABLE_FIFO);
1799 serial_outp(up, UART_FCR, fcr); /* set fcr */
1801 serial8250_set_mctrl(&up->port, up->port.mctrl);
1802 spin_unlock_irqrestore(&up->port.lock, flags);
1806 serial8250_pm(struct uart_port *port, unsigned int state,
1807 unsigned int oldstate)
1809 struct uart_8250_port *p = (struct uart_8250_port *)port;
1811 serial8250_set_sleep(p, state != 0);
1814 p->pm(port, state, oldstate);
1818 * Resource handling.
1820 static int serial8250_request_std_resource(struct uart_8250_port *up)
1822 unsigned int size = 8 << up->port.regshift;
1825 switch (up->port.iotype) {
1827 if (!up->port.mapbase)
1830 if (!request_mem_region(up->port.mapbase, size, "serial")) {
1835 if (up->port.flags & UPF_IOREMAP) {
1836 up->port.membase = ioremap(up->port.mapbase, size);
1837 if (!up->port.membase) {
1838 release_mem_region(up->port.mapbase, size);
1846 if (!request_region(up->port.iobase, size, "serial"))
1853 static void serial8250_release_std_resource(struct uart_8250_port *up)
1855 unsigned int size = 8 << up->port.regshift;
1857 switch (up->port.iotype) {
1859 if (!up->port.mapbase)
1862 if (up->port.flags & UPF_IOREMAP) {
1863 iounmap(up->port.membase);
1864 up->port.membase = NULL;
1867 release_mem_region(up->port.mapbase, size);
1872 release_region(up->port.iobase, size);
1877 static int serial8250_request_rsa_resource(struct uart_8250_port *up)
1879 unsigned long start = UART_RSA_BASE << up->port.regshift;
1880 unsigned int size = 8 << up->port.regshift;
1883 switch (up->port.iotype) {
1890 start += up->port.iobase;
1891 if (!request_region(start, size, "serial-rsa"))
1899 static void serial8250_release_rsa_resource(struct uart_8250_port *up)
1901 unsigned long offset = UART_RSA_BASE << up->port.regshift;
1902 unsigned int size = 8 << up->port.regshift;
1904 switch (up->port.iotype) {
1910 release_region(up->port.iobase + offset, size);
1915 static void serial8250_release_port(struct uart_port *port)
1917 struct uart_8250_port *up = (struct uart_8250_port *)port;
1919 serial8250_release_std_resource(up);
1920 if (up->port.type == PORT_RSA)
1921 serial8250_release_rsa_resource(up);
1924 static int serial8250_request_port(struct uart_port *port)
1926 struct uart_8250_port *up = (struct uart_8250_port *)port;
1929 ret = serial8250_request_std_resource(up);
1930 if (ret == 0 && up->port.type == PORT_RSA) {
1931 ret = serial8250_request_rsa_resource(up);
1933 serial8250_release_std_resource(up);
1939 static void serial8250_config_port(struct uart_port *port, int flags)
1941 struct uart_8250_port *up = (struct uart_8250_port *)port;
1942 int probeflags = PROBE_ANY;
1946 * Don't probe for MCA ports on non-MCA machines.
1948 if (up->port.flags & UPF_BOOT_ONLYMCA && !MCA_bus)
1952 * Find the region that we can probe for. This in turn
1953 * tells us whether we can probe for the type of port.
1955 ret = serial8250_request_std_resource(up);
1959 ret = serial8250_request_rsa_resource(up);
1961 probeflags &= ~PROBE_RSA;
1963 if (flags & UART_CONFIG_TYPE)
1964 autoconfig(up, probeflags);
1965 if (up->port.type != PORT_UNKNOWN && flags & UART_CONFIG_IRQ)
1968 if (up->port.type != PORT_RSA && probeflags & PROBE_RSA)
1969 serial8250_release_rsa_resource(up);
1970 if (up->port.type == PORT_UNKNOWN)
1971 serial8250_release_std_resource(up);
1975 serial8250_verify_port(struct uart_port *port, struct serial_struct *ser)
1977 if (ser->irq >= NR_IRQS || ser->irq < 0 ||
1978 ser->baud_base < 9600 || ser->type < PORT_UNKNOWN ||
1979 ser->type >= ARRAY_SIZE(uart_config) || ser->type == PORT_CIRRUS ||
1980 ser->type == PORT_STARTECH)
1986 serial8250_type(struct uart_port *port)
1988 int type = port->type;
1990 if (type >= ARRAY_SIZE(uart_config))
1992 return uart_config[type].name;
1995 static struct uart_ops serial8250_pops = {
1996 .tx_empty = serial8250_tx_empty,
1997 .set_mctrl = serial8250_set_mctrl,
1998 .get_mctrl = serial8250_get_mctrl,
1999 .stop_tx = serial8250_stop_tx,
2000 .start_tx = serial8250_start_tx,
2001 .stop_rx = serial8250_stop_rx,
2002 .enable_ms = serial8250_enable_ms,
2003 .break_ctl = serial8250_break_ctl,
2004 .startup = serial8250_startup,
2005 .shutdown = serial8250_shutdown,
2006 .set_termios = serial8250_set_termios,
2007 .pm = serial8250_pm,
2008 .type = serial8250_type,
2009 .release_port = serial8250_release_port,
2010 .request_port = serial8250_request_port,
2011 .config_port = serial8250_config_port,
2012 .verify_port = serial8250_verify_port,
2015 static struct uart_8250_port serial8250_ports[UART_NR];
2017 static void __init serial8250_isa_init_ports(void)
2019 struct uart_8250_port *up;
2020 static int first = 1;
2027 for (i = 0; i < UART_NR; i++) {
2028 struct uart_8250_port *up = &serial8250_ports[i];
2031 spin_lock_init(&up->port.lock);
2033 init_timer(&up->timer);
2034 up->timer.function = serial8250_timeout;
2037 * ALPHA_KLUDGE_MCR needs to be killed.
2039 up->mcr_mask = ~ALPHA_KLUDGE_MCR;
2040 up->mcr_force = ALPHA_KLUDGE_MCR;
2042 up->port.ops = &serial8250_pops;
2045 for (i = 0, up = serial8250_ports; i < ARRAY_SIZE(old_serial_port);
2047 up->port.iobase = old_serial_port[i].port;
2048 up->port.irq = irq_canonicalize(old_serial_port[i].irq);
2049 up->port.uartclk = old_serial_port[i].baud_base * 16;
2050 up->port.flags = old_serial_port[i].flags;
2051 up->port.hub6 = old_serial_port[i].hub6;
2052 up->port.membase = old_serial_port[i].iomem_base;
2053 up->port.iotype = old_serial_port[i].io_type;
2054 up->port.regshift = old_serial_port[i].iomem_reg_shift;
2056 up->port.flags |= UPF_SHARE_IRQ;
2061 serial8250_register_ports(struct uart_driver *drv, struct device *dev)
2065 serial8250_isa_init_ports();
2067 for (i = 0; i < UART_NR; i++) {
2068 struct uart_8250_port *up = &serial8250_ports[i];
2071 uart_add_one_port(drv, &up->port);
2075 #ifdef CONFIG_SERIAL_8250_CONSOLE
2077 #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
2080 * Wait for transmitter & holding register to empty
2082 static inline void wait_for_xmitr(struct uart_8250_port *up)
2084 unsigned int status, tmout = 10000;
2086 /* Wait up to 10ms for the character(s) to be sent. */
2088 status = serial_in(up, UART_LSR);
2090 if (status & UART_LSR_BI)
2091 up->lsr_break_flag = UART_LSR_BI;
2096 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
2098 /* Wait up to 1s for flow control if necessary */
2099 if (up->port.flags & UPF_CONS_FLOW) {
2102 ((serial_in(up, UART_MSR) & UART_MSR_CTS) == 0))
2108 * Print a string to the serial port trying not to disturb
2109 * any possible real use of the port...
2111 * The console_lock must be held when we get here.
2114 serial8250_console_write(struct console *co, const char *s, unsigned int count)
2116 struct uart_8250_port *up = &serial8250_ports[co->index];
2121 * First save the UER then disable the interrupts
2123 ier = serial_in(up, UART_IER);
2125 if (up->capabilities & UART_CAP_UUE)
2126 serial_out(up, UART_IER, UART_IER_UUE);
2128 serial_out(up, UART_IER, 0);
2131 * Now, do each character
2133 for (i = 0; i < count; i++, s++) {
2137 * Send the character out.
2138 * If a LF, also do CR...
2140 serial_out(up, UART_TX, *s);
2143 serial_out(up, UART_TX, 13);
2148 * Finally, wait for transmitter to become empty
2149 * and restore the IER
2152 serial_out(up, UART_IER, ier);
2155 static int serial8250_console_setup(struct console *co, char *options)
2157 struct uart_port *port;
2164 * Check whether an invalid uart number has been specified, and
2165 * if so, search for the first available port that does have
2168 if (co->index >= UART_NR)
2170 port = &serial8250_ports[co->index].port;
2171 if (!port->iobase && !port->membase)
2175 uart_parse_options(options, &baud, &parity, &bits, &flow);
2177 return uart_set_options(port, co, baud, parity, bits, flow);
2180 static struct uart_driver serial8250_reg;
2181 static struct console serial8250_console = {
2183 .write = serial8250_console_write,
2184 .device = uart_console_device,
2185 .setup = serial8250_console_setup,
2186 .flags = CON_PRINTBUFFER,
2188 .data = &serial8250_reg,
2191 static int __init serial8250_console_init(void)
2193 serial8250_isa_init_ports();
2194 register_console(&serial8250_console);
2197 console_initcall(serial8250_console_init);
2199 static int __init find_port(struct uart_port *p)
2202 struct uart_port *port;
2204 for (line = 0; line < UART_NR; line++) {
2205 port = &serial8250_ports[line].port;
2206 if (p->iotype == port->iotype &&
2207 p->iobase == port->iobase &&
2208 p->membase == port->membase)
2214 int __init serial8250_start_console(struct uart_port *port, char *options)
2218 line = find_port(port);
2222 add_preferred_console("ttyS", line, options);
2223 printk("Adding console on ttyS%d at %s 0x%lx (options '%s')\n",
2224 line, port->iotype == UPIO_MEM ? "MMIO" : "I/O port",
2225 port->iotype == UPIO_MEM ? (unsigned long) port->mapbase :
2226 (unsigned long) port->iobase, options);
2227 if (!(serial8250_console.flags & CON_ENABLED)) {
2228 serial8250_console.flags &= ~CON_PRINTBUFFER;
2229 register_console(&serial8250_console);
2234 #define SERIAL8250_CONSOLE &serial8250_console
2236 #define SERIAL8250_CONSOLE NULL
2239 static struct uart_driver serial8250_reg = {
2240 .owner = THIS_MODULE,
2241 .driver_name = "serial",
2242 .devfs_name = "tts/",
2247 .cons = SERIAL8250_CONSOLE,
2250 int __init early_serial_setup(struct uart_port *port)
2252 if (port->line >= ARRAY_SIZE(serial8250_ports))
2255 serial8250_isa_init_ports();
2256 serial8250_ports[port->line].port = *port;
2257 serial8250_ports[port->line].port.ops = &serial8250_pops;
2262 * serial8250_suspend_port - suspend one serial port
2263 * @line: serial line number
2264 * @level: the level of port suspension, as per uart_suspend_port
2266 * Suspend one serial port.
2268 void serial8250_suspend_port(int line)
2270 uart_suspend_port(&serial8250_reg, &serial8250_ports[line].port);
2274 * serial8250_resume_port - resume one serial port
2275 * @line: serial line number
2276 * @level: the level of port resumption, as per uart_resume_port
2278 * Resume one serial port.
2280 void serial8250_resume_port(int line)
2282 uart_resume_port(&serial8250_reg, &serial8250_ports[line].port);
2286 * Register a set of serial devices attached to a platform device. The
2287 * list is terminated with a zero flags entry, which means we expect
2288 * all entries to have at least UPF_BOOT_AUTOCONF set.
2290 static int __devinit serial8250_probe(struct device *dev)
2292 struct plat_serial8250_port *p = dev->platform_data;
2293 struct uart_port port;
2295 memset(&port, 0, sizeof(struct uart_port));
2297 for (; p && p->flags != 0; p++) {
2298 port.iobase = p->iobase;
2299 port.membase = p->membase;
2301 port.uartclk = p->uartclk;
2302 port.regshift = p->regshift;
2303 port.iotype = p->iotype;
2304 port.flags = p->flags;
2305 port.mapbase = p->mapbase;
2308 port.flags |= UPF_SHARE_IRQ;
2309 serial8250_register_port(&port);
2315 * Remove serial ports registered against a platform device.
2317 static int __devexit serial8250_remove(struct device *dev)
2321 for (i = 0; i < UART_NR; i++) {
2322 struct uart_8250_port *up = &serial8250_ports[i];
2324 if (up->port.dev == dev)
2325 serial8250_unregister_port(i);
2330 static int serial8250_suspend(struct device *dev, pm_message_t state, u32 level)
2334 if (level != SUSPEND_DISABLE)
2337 for (i = 0; i < UART_NR; i++) {
2338 struct uart_8250_port *up = &serial8250_ports[i];
2340 if (up->port.type != PORT_UNKNOWN && up->port.dev == dev)
2341 uart_suspend_port(&serial8250_reg, &up->port);
2347 static int serial8250_resume(struct device *dev, u32 level)
2351 if (level != RESUME_ENABLE)
2354 for (i = 0; i < UART_NR; i++) {
2355 struct uart_8250_port *up = &serial8250_ports[i];
2357 if (up->port.type != PORT_UNKNOWN && up->port.dev == dev)
2358 uart_resume_port(&serial8250_reg, &up->port);
2364 static struct device_driver serial8250_isa_driver = {
2365 .name = "serial8250",
2366 .bus = &platform_bus_type,
2367 .probe = serial8250_probe,
2368 .remove = __devexit_p(serial8250_remove),
2369 .suspend = serial8250_suspend,
2370 .resume = serial8250_resume,
2374 * This "device" covers _all_ ISA 8250-compatible serial devices listed
2375 * in the table in include/asm/serial.h
2377 static struct platform_device *serial8250_isa_devs;
2380 * serial8250_register_port and serial8250_unregister_port allows for
2381 * 16x50 serial ports to be configured at run-time, to support PCMCIA
2382 * modems and PCI multiport cards.
2384 static DECLARE_MUTEX(serial_sem);
2386 static struct uart_8250_port *serial8250_find_match_or_unused(struct uart_port *port)
2391 * First, find a port entry which matches.
2393 for (i = 0; i < UART_NR; i++)
2394 if (uart_match_port(&serial8250_ports[i].port, port))
2395 return &serial8250_ports[i];
2398 * We didn't find a matching entry, so look for the first
2399 * free entry. We look for one which hasn't been previously
2400 * used (indicated by zero iobase).
2402 for (i = 0; i < UART_NR; i++)
2403 if (serial8250_ports[i].port.type == PORT_UNKNOWN &&
2404 serial8250_ports[i].port.iobase == 0)
2405 return &serial8250_ports[i];
2408 * That also failed. Last resort is to find any entry which
2409 * doesn't have a real port associated with it.
2411 for (i = 0; i < UART_NR; i++)
2412 if (serial8250_ports[i].port.type == PORT_UNKNOWN)
2413 return &serial8250_ports[i];
2419 * serial8250_register_port - register a serial port
2420 * @port: serial port template
2422 * Configure the serial port specified by the request. If the
2423 * port exists and is in use, it is hung up and unregistered
2426 * The port is then probed and if necessary the IRQ is autodetected
2427 * If this fails an error is returned.
2429 * On success the port is ready to use and the line number is returned.
2431 int serial8250_register_port(struct uart_port *port)
2433 struct uart_8250_port *uart;
2436 if (port->uartclk == 0)
2441 uart = serial8250_find_match_or_unused(port);
2443 uart_remove_one_port(&serial8250_reg, &uart->port);
2445 uart->port.iobase = port->iobase;
2446 uart->port.membase = port->membase;
2447 uart->port.irq = port->irq;
2448 uart->port.uartclk = port->uartclk;
2449 uart->port.fifosize = port->fifosize;
2450 uart->port.regshift = port->regshift;
2451 uart->port.iotype = port->iotype;
2452 uart->port.flags = port->flags | UPF_BOOT_AUTOCONF;
2453 uart->port.mapbase = port->mapbase;
2455 uart->port.dev = port->dev;
2457 ret = uart_add_one_port(&serial8250_reg, &uart->port);
2459 ret = uart->port.line;
2465 EXPORT_SYMBOL(serial8250_register_port);
2468 * serial8250_unregister_port - remove a 16x50 serial port at runtime
2469 * @line: serial line number
2471 * Remove one serial port. This may not be called from interrupt
2472 * context. We hand the port back to the our control.
2474 void serial8250_unregister_port(int line)
2476 struct uart_8250_port *uart = &serial8250_ports[line];
2479 uart_remove_one_port(&serial8250_reg, &uart->port);
2480 if (serial8250_isa_devs) {
2481 uart->port.flags &= ~UPF_BOOT_AUTOCONF;
2482 uart->port.type = PORT_UNKNOWN;
2483 uart->port.dev = &serial8250_isa_devs->dev;
2484 uart_add_one_port(&serial8250_reg, &uart->port);
2486 uart->port.dev = NULL;
2490 EXPORT_SYMBOL(serial8250_unregister_port);
2492 static int __init serial8250_init(void)
2496 printk(KERN_INFO "Serial: 8250/16550 driver $Revision: 1.90 $ "
2497 "%d ports, IRQ sharing %sabled\n", (int) UART_NR,
2498 share_irqs ? "en" : "dis");
2500 for (i = 0; i < NR_IRQS; i++)
2501 spin_lock_init(&irq_lists[i].lock);
2503 ret = uart_register_driver(&serial8250_reg);
2507 serial8250_isa_devs = platform_device_register_simple("serial8250",
2509 if (IS_ERR(serial8250_isa_devs)) {
2510 ret = PTR_ERR(serial8250_isa_devs);
2514 serial8250_register_ports(&serial8250_reg, &serial8250_isa_devs->dev);
2516 ret = driver_register(&serial8250_isa_driver);
2520 platform_device_unregister(serial8250_isa_devs);
2522 uart_unregister_driver(&serial8250_reg);
2527 static void __exit serial8250_exit(void)
2529 struct platform_device *isa_dev = serial8250_isa_devs;
2532 * This tells serial8250_unregister_port() not to re-register
2533 * the ports (thereby making serial8250_isa_driver permanently
2536 serial8250_isa_devs = NULL;
2538 driver_unregister(&serial8250_isa_driver);
2539 platform_device_unregister(isa_dev);
2541 uart_unregister_driver(&serial8250_reg);
2544 module_init(serial8250_init);
2545 module_exit(serial8250_exit);
2547 EXPORT_SYMBOL(serial8250_suspend_port);
2548 EXPORT_SYMBOL(serial8250_resume_port);
2550 MODULE_LICENSE("GPL");
2551 MODULE_DESCRIPTION("Generic 8250/16x50 serial driver $Revision: 1.90 $");
2553 module_param(share_irqs, uint, 0644);
2554 MODULE_PARM_DESC(share_irqs, "Share IRQs with other non-8250/16x50 devices"
2557 #ifdef CONFIG_SERIAL_8250_RSA
2558 module_param_array(probe_rsa, ulong, &probe_rsa_count, 0444);
2559 MODULE_PARM_DESC(probe_rsa, "Probe I/O ports for RSA");
2561 MODULE_ALIAS_CHARDEV_MAJOR(TTY_MAJOR);
2564 * register_serial - configure a 16x50 serial port at runtime
2565 * @req: request structure
2567 * Configure the serial port specified by the request. If the
2568 * port exists and is in use an error is returned. If the port
2569 * is not currently in the table it is added.
2571 * The port is then probed and if necessary the IRQ is autodetected
2572 * If this fails an error is returned.
2574 * On success the port is ready to use and the line number is returned.
2576 * Note: this function is deprecated - use serial8250_register_port
2579 int register_serial(struct serial_struct *req)
2581 struct uart_port port;
2583 port.iobase = req->port;
2584 port.membase = req->iomem_base;
2585 port.irq = req->irq;
2586 port.uartclk = req->baud_base * 16;
2587 port.fifosize = req->xmit_fifo_size;
2588 port.regshift = req->iomem_reg_shift;
2589 port.iotype = req->io_type;
2590 port.flags = req->flags | UPF_BOOT_AUTOCONF;
2591 port.mapbase = req->iomap_base;
2595 port.flags |= UPF_SHARE_IRQ;
2597 if (HIGH_BITS_OFFSET)
2598 port.iobase |= (long) req->port_high << HIGH_BITS_OFFSET;
2601 * If a clock rate wasn't specified by the low level driver, then
2602 * default to the standard clock rate. This should be 115200 (*16)
2603 * and should not depend on the architecture's BASE_BAUD definition.
2604 * However, since this API will be deprecated, it's probably a
2605 * better idea to convert the drivers to use the new API
2606 * (serial8250_register_port and serial8250_unregister_port).
2608 if (port.uartclk == 0) {
2610 "Serial: registering port at [%08x,%08lx,%p] irq %d with zero baud_base\n",
2611 port.iobase, port.mapbase, port.membase, port.irq);
2612 printk(KERN_WARNING "Serial: see %s:%d for more information\n",
2613 __FILE__, __LINE__);
2617 * Fix it up for now, but this is only a temporary measure.
2619 port.uartclk = BASE_BAUD * 16;
2622 return serial8250_register_port(&port);
2624 EXPORT_SYMBOL(register_serial);
2627 * unregister_serial - remove a 16x50 serial port at runtime
2628 * @line: serial line number
2630 * Remove one serial port. This may not be called from interrupt
2631 * context. We hand the port back to our local PM control.
2633 * Note: this function is deprecated - use serial8250_unregister_port
2636 void unregister_serial(int line)
2638 serial8250_unregister_port(line);
2640 EXPORT_SYMBOL(unregister_serial);