2 * Copyright (c) 2004 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * $Id: mthca_av.c 1349 2004-12-16 21:09:43Z roland $
36 #include <linux/init.h>
37 #include <linux/string.h>
38 #include <linux/slab.h>
40 #include <rdma/ib_verbs.h>
41 #include <rdma/ib_cache.h>
43 #include "mthca_dev.h"
46 MTHCA_RATE_TAVOR_FULL = 0,
47 MTHCA_RATE_TAVOR_1X = 1,
48 MTHCA_RATE_TAVOR_4X = 2,
49 MTHCA_RATE_TAVOR_1X_DDR = 3
53 MTHCA_RATE_MEMFREE_FULL = 0,
54 MTHCA_RATE_MEMFREE_QUARTER = 1,
55 MTHCA_RATE_MEMFREE_EIGHTH = 2,
56 MTHCA_RATE_MEMFREE_HALF = 3
68 __be32 sl_tclass_flowlabel;
72 static enum ib_rate memfree_rate_to_ib(u8 mthca_rate, u8 port_rate)
75 case MTHCA_RATE_MEMFREE_EIGHTH:
76 return mult_to_ib_rate(port_rate >> 3);
77 case MTHCA_RATE_MEMFREE_QUARTER:
78 return mult_to_ib_rate(port_rate >> 2);
79 case MTHCA_RATE_MEMFREE_HALF:
80 return mult_to_ib_rate(port_rate >> 1);
81 case MTHCA_RATE_MEMFREE_FULL:
83 return mult_to_ib_rate(port_rate);
87 static enum ib_rate tavor_rate_to_ib(u8 mthca_rate, u8 port_rate)
90 case MTHCA_RATE_TAVOR_1X: return IB_RATE_2_5_GBPS;
91 case MTHCA_RATE_TAVOR_1X_DDR: return IB_RATE_5_GBPS;
92 case MTHCA_RATE_TAVOR_4X: return IB_RATE_10_GBPS;
93 default: return port_rate;
97 enum ib_rate mthca_rate_to_ib(struct mthca_dev *dev, u8 mthca_rate, u8 port)
99 if (mthca_is_memfree(dev)) {
100 /* Handle old Arbel FW */
101 if (dev->limits.stat_rate_support == 0x3 && mthca_rate)
102 return IB_RATE_2_5_GBPS;
104 return memfree_rate_to_ib(mthca_rate, dev->rate[port - 1]);
106 return tavor_rate_to_ib(mthca_rate, dev->rate[port - 1]);
109 static u8 ib_rate_to_memfree(u8 req_rate, u8 cur_rate)
111 if (cur_rate <= req_rate)
115 * Inter-packet delay (IPD) to get from rate X down to a rate
116 * no more than Y is (X - 1) / Y.
118 switch ((cur_rate - 1) / req_rate) {
119 case 0: return MTHCA_RATE_MEMFREE_FULL;
120 case 1: return MTHCA_RATE_MEMFREE_HALF;
121 case 2: /* fall through */
122 case 3: return MTHCA_RATE_MEMFREE_QUARTER;
123 default: return MTHCA_RATE_MEMFREE_EIGHTH;
127 static u8 ib_rate_to_tavor(u8 static_rate)
129 switch (static_rate) {
130 case IB_RATE_2_5_GBPS: return MTHCA_RATE_TAVOR_1X;
131 case IB_RATE_5_GBPS: return MTHCA_RATE_TAVOR_1X_DDR;
132 case IB_RATE_10_GBPS: return MTHCA_RATE_TAVOR_4X;
133 default: return MTHCA_RATE_TAVOR_FULL;
137 u8 mthca_get_rate(struct mthca_dev *dev, int static_rate, u8 port)
141 if (!static_rate || ib_rate_to_mult(static_rate) >= dev->rate[port - 1])
144 if (mthca_is_memfree(dev))
145 rate = ib_rate_to_memfree(ib_rate_to_mult(static_rate),
146 dev->rate[port - 1]);
148 rate = ib_rate_to_tavor(static_rate);
150 if (!(dev->limits.stat_rate_support & (1 << rate)))
156 int mthca_create_ah(struct mthca_dev *dev,
158 struct ib_ah_attr *ah_attr,
162 struct mthca_av *av = NULL;
164 ah->type = MTHCA_AH_PCI_POOL;
166 if (mthca_is_memfree(dev)) {
167 ah->av = kmalloc(sizeof *ah->av, GFP_ATOMIC);
171 ah->type = MTHCA_AH_KMALLOC;
173 } else if (!atomic_read(&pd->sqp_count) &&
174 !(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
175 index = mthca_alloc(&dev->av_table.alloc);
177 /* fall back to allocate in host memory */
181 av = kmalloc(sizeof *av, GFP_ATOMIC);
185 ah->type = MTHCA_AH_ON_HCA;
186 ah->avdma = dev->av_table.ddr_av_base +
187 index * MTHCA_AV_SIZE;
191 if (ah->type == MTHCA_AH_PCI_POOL) {
192 ah->av = pci_pool_alloc(dev->av_table.pool,
193 SLAB_ATOMIC, &ah->avdma);
200 ah->key = pd->ntmr.ibmr.lkey;
202 memset(av, 0, MTHCA_AV_SIZE);
204 av->port_pd = cpu_to_be32(pd->pd_num | (ah_attr->port_num << 24));
205 av->g_slid = ah_attr->src_path_bits;
206 av->dlid = cpu_to_be16(ah_attr->dlid);
207 av->msg_sr = (3 << 4) | /* 2K message */
208 mthca_get_rate(dev, ah_attr->static_rate, ah_attr->port_num);
209 av->sl_tclass_flowlabel = cpu_to_be32(ah_attr->sl << 28);
210 if (ah_attr->ah_flags & IB_AH_GRH) {
212 av->gid_index = (ah_attr->port_num - 1) * dev->limits.gid_table_len +
213 ah_attr->grh.sgid_index;
214 av->hop_limit = ah_attr->grh.hop_limit;
215 av->sl_tclass_flowlabel |=
216 cpu_to_be32((ah_attr->grh.traffic_class << 20) |
217 ah_attr->grh.flow_label);
218 memcpy(av->dgid, ah_attr->grh.dgid.raw, 16);
220 /* Arbel workaround -- low byte of GID must be 2 */
221 av->dgid[3] = cpu_to_be32(2);
227 mthca_dbg(dev, "Created UDAV at %p/%08lx:\n",
228 av, (unsigned long) ah->avdma);
229 for (j = 0; j < 8; ++j)
230 printk(KERN_DEBUG " [%2x] %08x\n",
231 j * 4, be32_to_cpu(((__be32 *) av)[j]));
234 if (ah->type == MTHCA_AH_ON_HCA) {
235 memcpy_toio(dev->av_table.av_map + index * MTHCA_AV_SIZE,
243 int mthca_destroy_ah(struct mthca_dev *dev, struct mthca_ah *ah)
246 case MTHCA_AH_ON_HCA:
247 mthca_free(&dev->av_table.alloc,
248 (ah->avdma - dev->av_table.ddr_av_base) /
252 case MTHCA_AH_PCI_POOL:
253 pci_pool_free(dev->av_table.pool, ah->av, ah->avdma);
256 case MTHCA_AH_KMALLOC:
264 int mthca_ah_grh_present(struct mthca_ah *ah)
266 return !!(ah->av->g_slid & 0x80);
269 int mthca_read_ah(struct mthca_dev *dev, struct mthca_ah *ah,
270 struct ib_ud_header *header)
272 if (ah->type == MTHCA_AH_ON_HCA)
275 header->lrh.service_level = be32_to_cpu(ah->av->sl_tclass_flowlabel) >> 28;
276 header->lrh.destination_lid = ah->av->dlid;
277 header->lrh.source_lid = cpu_to_be16(ah->av->g_slid & 0x7f);
278 if (mthca_ah_grh_present(ah)) {
279 header->grh.traffic_class =
280 (be32_to_cpu(ah->av->sl_tclass_flowlabel) >> 20) & 0xff;
281 header->grh.flow_label =
282 ah->av->sl_tclass_flowlabel & cpu_to_be32(0xfffff);
283 ib_get_cached_gid(&dev->ib_dev,
284 be32_to_cpu(ah->av->port_pd) >> 24,
285 ah->av->gid_index % dev->limits.gid_table_len,
286 &header->grh.source_gid);
287 memcpy(header->grh.destination_gid.raw,
294 int mthca_ah_query(struct ib_ah *ibah, struct ib_ah_attr *attr)
296 struct mthca_ah *ah = to_mah(ibah);
297 struct mthca_dev *dev = to_mdev(ibah->device);
299 /* Only implement for MAD and memfree ah for now. */
300 if (ah->type == MTHCA_AH_ON_HCA)
303 memset(attr, 0, sizeof *attr);
304 attr->dlid = be16_to_cpu(ah->av->dlid);
305 attr->sl = be32_to_cpu(ah->av->sl_tclass_flowlabel) >> 28;
306 attr->port_num = be32_to_cpu(ah->av->port_pd) >> 24;
307 attr->static_rate = mthca_rate_to_ib(dev, ah->av->msg_sr & 0x7,
309 attr->src_path_bits = ah->av->g_slid & 0x7F;
310 attr->ah_flags = mthca_ah_grh_present(ah) ? IB_AH_GRH : 0;
312 if (attr->ah_flags) {
313 attr->grh.traffic_class =
314 be32_to_cpu(ah->av->sl_tclass_flowlabel) >> 20;
315 attr->grh.flow_label =
316 be32_to_cpu(ah->av->sl_tclass_flowlabel) & 0xfffff;
317 attr->grh.hop_limit = ah->av->hop_limit;
318 attr->grh.sgid_index = ah->av->gid_index &
319 (dev->limits.gid_table_len - 1);
320 memcpy(attr->grh.dgid.raw, ah->av->dgid, 16);
326 int __devinit mthca_init_av_table(struct mthca_dev *dev)
330 if (mthca_is_memfree(dev))
333 err = mthca_alloc_init(&dev->av_table.alloc,
334 dev->av_table.num_ddr_avs,
335 dev->av_table.num_ddr_avs - 1,
340 dev->av_table.pool = pci_pool_create("mthca_av", dev->pdev,
343 if (!dev->av_table.pool)
346 if (!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
347 dev->av_table.av_map = ioremap(pci_resource_start(dev->pdev, 4) +
348 dev->av_table.ddr_av_base -
350 dev->av_table.num_ddr_avs *
352 if (!dev->av_table.av_map)
355 dev->av_table.av_map = NULL;
360 pci_pool_destroy(dev->av_table.pool);
363 mthca_alloc_cleanup(&dev->av_table.alloc);
367 void mthca_cleanup_av_table(struct mthca_dev *dev)
369 if (mthca_is_memfree(dev))
372 if (dev->av_table.av_map)
373 iounmap(dev->av_table.av_map);
374 pci_pool_destroy(dev->av_table.pool);
375 mthca_alloc_cleanup(&dev->av_table.alloc);