2 * Copyright (c) 2008-2009 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20 #include <linux/etherdevice.h>
21 #include <linux/device.h>
22 #include <net/mac80211.h>
23 #include <linux/leds.h>
24 #include <linux/rfkill.h>
32 /* Macro to expand scalars to 64-bit objects */
34 #define ito64(x) (sizeof(x) == 8) ? \
35 (((unsigned long long int)(x)) & (0xff)) : \
37 (((unsigned long long int)(x)) & 0xffff) : \
38 ((sizeof(x) == 32) ? \
39 (((unsigned long long int)(x)) & 0xffffffff) : \
40 (unsigned long long int)(x))
42 /* increment with wrap-around */
43 #define INCR(_l, _sz) do { \
45 (_l) &= ((_sz) - 1); \
48 /* decrement with wrap-around */
49 #define DECR(_l, _sz) do { \
51 (_l) &= ((_sz) - 1); \
54 #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
56 #define ASSERT(exp) BUG_ON(!(exp))
58 #define TSF_TO_TU(_h,_l) \
59 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61 #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63 static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
72 /*************************/
73 /* Descriptor Management */
74 /*************************/
76 #define ATH_TXBUF_RESET(_bf) do { \
77 (_bf)->bf_stale = false; \
78 (_bf)->bf_lastbf = NULL; \
79 (_bf)->bf_next = NULL; \
80 memset(&((_bf)->bf_state), 0, \
81 sizeof(struct ath_buf_state)); \
84 #define ATH_RXBUF_RESET(_bf) do { \
85 (_bf)->bf_stale = false; \
89 * enum buffer_type - Buffer type flags
91 * @BUF_HT: Send this buffer using HT capabilities
92 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
93 * @BUF_AGGR: Indicates whether the buffer can be aggregated
94 * (used in aggregation scheduling)
95 * @BUF_RETRY: Indicates whether the buffer is retried
96 * @BUF_XRETRY: To denote excessive retries of the buffer
106 struct ath_buf_state {
115 enum ath9k_key_type bfs_keytype;
118 #define bf_nframes bf_state.bfs_nframes
119 #define bf_al bf_state.bfs_al
120 #define bf_frmlen bf_state.bfs_frmlen
121 #define bf_retries bf_state.bfs_retries
122 #define bf_seqno bf_state.bfs_seqno
123 #define bf_tidno bf_state.bfs_tidno
124 #define bf_keyix bf_state.bfs_keyix
125 #define bf_keytype bf_state.bfs_keytype
126 #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
127 #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
128 #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
129 #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
130 #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
133 struct list_head list;
134 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
136 struct ath_buf *bf_next; /* next subframe in the aggregate */
137 struct sk_buff *bf_mpdu; /* enclosing frame structure */
138 struct ath_desc *bf_desc; /* virtual addr of desc */
139 dma_addr_t bf_daddr; /* physical addr of desc */
140 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
143 struct ath_buf_state bf_state;
144 dma_addr_t bf_dmacontext;
148 struct ath_desc *dd_desc;
149 dma_addr_t dd_desc_paddr;
151 struct ath_buf *dd_bufptr;
154 int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
155 struct list_head *head, const char *name,
156 int nbuf, int ndesc);
157 void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
158 struct list_head *head);
164 #define ATH_MAX_ANTENNA 3
165 #define ATH_RXBUF 512
166 #define WME_NUM_TID 16
167 #define ATH_TXBUF 512
168 #define ATH_TXMAXTRY 13
169 #define ATH_11N_TXMAXTRY 10
170 #define ATH_MGT_TXMAXTRY 4
171 #define WME_BA_BMP_SIZE 64
172 #define WME_MAX_BA WME_BA_BMP_SIZE
173 #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
175 #define TID_TO_WME_AC(_tid) \
176 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
177 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
178 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
187 #define ADDBA_EXCHANGE_ATTEMPTS 10
188 #define ATH_AGGR_DELIM_SZ 4
189 #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
190 /* number of delimiters for encryption padding */
191 #define ATH_AGGR_ENCRYPTDELIM 10
192 /* minimum h/w qdepth to be sustained to maximize aggregation */
193 #define ATH_AGGR_MIN_QDEPTH 2
194 #define ATH_AMPDU_SUBFRAME_DEFAULT 32
195 #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
196 #define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
198 #define IEEE80211_SEQ_SEQ_SHIFT 4
199 #define IEEE80211_SEQ_MAX 4096
200 #define IEEE80211_MIN_AMPDU_BUF 0x8
201 #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
202 #define IEEE80211_WEP_IVLEN 3
203 #define IEEE80211_WEP_KIDLEN 1
204 #define IEEE80211_WEP_CRCLEN 4
205 #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
206 (IEEE80211_WEP_IVLEN + \
207 IEEE80211_WEP_KIDLEN + \
208 IEEE80211_WEP_CRCLEN))
210 /* return whether a bit at index _n in bitmap _bm is set
211 * _sz is the size of the bitmap */
212 #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
213 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
215 /* return block-ack bitmap index given sequence and starting sequence */
216 #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
218 /* returns delimiter padding required given the packet length */
219 #define ATH_AGGR_GET_NDELIM(_len) \
220 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
221 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
223 #define BAW_WITHIN(_start, _bawsz, _seqno) \
224 ((((_seqno) - (_start)) & 4095) < (_bawsz))
226 #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
227 #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
228 #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
229 #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
231 enum ATH_AGGR_STATUS {
240 struct list_head axq_q;
246 struct ath_buf *axq_linkbuf;
248 /* first desc of the last descriptor that contains CTS */
249 struct ath_desc *axq_lastdsWithCTS;
251 /* final desc of the gating desc that determines whether
252 lastdsWithCTS has been DMA'ed or not */
253 struct ath_desc *axq_gatingds;
255 struct list_head axq_acq;
258 #define AGGR_CLEANUP BIT(1)
259 #define AGGR_ADDBA_COMPLETE BIT(2)
260 #define AGGR_ADDBA_PROGRESS BIT(3)
263 struct list_head list;
264 struct list_head buf_q;
266 struct ath_atx_ac *ac;
267 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
272 int baw_head; /* first un-acked tx buffer */
273 int baw_tail; /* next unused tx buffer slot */
277 int addba_exchangeattempts;
283 struct list_head list;
284 struct list_head tid_q;
287 struct ath_tx_control {
290 enum ath9k_internal_frame_type frame_type;
293 #define ATH_TX_ERROR 0x01
294 #define ATH_TX_XRETRY 0x02
295 #define ATH_TX_BAR 0x04
297 /* All RSSI values are noise floor adjusted */
300 int rssictl[ATH_MAX_ANTENNA];
301 int rssiextn[ATH_MAX_ANTENNA];
306 u32 airtime; /* time on air per final tx rate */
309 struct aggr_rifs_param {
310 int param_max_frames;
314 struct ath_rc_series *param_rcs;
318 struct ath_softc *an_sc;
319 struct ath_atx_tid tid[WME_NUM_TID];
320 struct ath_atx_ac ac[WME_NUM_AC];
328 int hwq_map[ATH9K_WME_AC_VO+1];
329 spinlock_t txbuflock;
330 struct list_head txbuf;
331 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
332 struct ath_descdma txdma;
340 unsigned int rxfilter;
341 spinlock_t rxflushlock;
342 spinlock_t rxbuflock;
343 struct list_head rxbuf;
344 struct ath_descdma rxdma;
347 int ath_startrecv(struct ath_softc *sc);
348 bool ath_stoprecv(struct ath_softc *sc);
349 void ath_flushrecv(struct ath_softc *sc);
350 u32 ath_calcrxfilter(struct ath_softc *sc);
351 int ath_rx_init(struct ath_softc *sc, int nbufs);
352 void ath_rx_cleanup(struct ath_softc *sc);
353 int ath_rx_tasklet(struct ath_softc *sc, int flush);
354 struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
355 void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
356 int ath_tx_setup(struct ath_softc *sc, int haltype);
357 void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
358 void ath_draintxq(struct ath_softc *sc,
359 struct ath_txq *txq, bool retry_tx);
360 void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
361 void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
362 void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
363 int ath_tx_init(struct ath_softc *sc, int nbufs);
364 int ath_tx_cleanup(struct ath_softc *sc);
365 struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
366 int ath_txq_update(struct ath_softc *sc, int qnum,
367 struct ath9k_tx_queue_info *q);
368 int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
369 struct ath_tx_control *txctl);
370 void ath_tx_tasklet(struct ath_softc *sc);
371 void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
372 bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
373 int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
375 int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
376 void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
384 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
385 enum nl80211_iftype av_opmode;
386 struct ath_buf *av_bcbuf;
387 struct ath_tx_control av_btxctl;
388 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
391 /*******************/
392 /* Beacon Handling */
393 /*******************/
396 * Regardless of the number of beacons we stagger, (i.e. regardless of the
397 * number of BSSIDs) if a given beacon does not go out even after waiting this
398 * number of beacon intervals, the game's up.
400 #define BSTUCK_THRESH (9 * ATH_BCBUF)
402 #define ATH_DEFAULT_BINTVAL 100 /* TU */
403 #define ATH_DEFAULT_BMISS_LIMIT 10
404 #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
406 struct ath_beacon_config {
416 OK, /* no change needed */
417 UPDATE, /* update pending */
418 COMMIT /* beacon sent, commit change */
419 } updateslot; /* slot time update fsm */
425 struct ieee80211_vif *bslot[ATH_BCBUF];
426 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
429 struct ath9k_tx_queue_info beacon_qi;
430 struct ath_descdma bdma;
431 struct ath_txq *cabq;
432 struct list_head bbuf;
435 void ath_beacon_tasklet(unsigned long data);
436 void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
437 int ath_beaconq_setup(struct ath_hw *ah);
438 int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
439 void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
445 #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
446 #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
447 #define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
448 #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
449 #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
454 unsigned int longcal_timer;
455 unsigned int shortcal_timer;
456 unsigned int resetcal_timer;
457 unsigned int checkani_timer;
458 struct timer_list timer;
461 /********************/
463 /********************/
465 #define ATH_LED_PIN 1
466 #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
467 #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
477 struct ath_softc *sc;
478 struct led_classdev led_cdev;
479 enum ath_led_type led_type;
485 #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
488 struct rfkill *rfkill;
489 struct delayed_work rfkill_poll;
490 char rfkill_name[32];
493 /********************/
494 /* Main driver core */
495 /********************/
498 * Default cache line size, in bytes.
499 * Used when PCI device not fully initialized by bootrom/BIOS
501 #define DEFAULT_CACHELINE 32
502 #define ATH_DEFAULT_NOISE_FLOOR -95
503 #define ATH_REGCLASSIDS_MAX 10
504 #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
505 #define ATH_MAX_SW_RETRIES 10
506 #define ATH_CHAN_MAX 255
507 #define IEEE80211_WEP_NKID 4 /* number of key ids */
510 * The key cache is used for h/w cipher state and also for
511 * tracking station state such as the current tx antenna.
512 * We also setup a mapping table between key cache slot indices
513 * and station state to short-circuit node lookups on rx.
514 * Different parts have different size key caches. We handle
515 * up to ATH_KEYMAX entries (could dynamically allocate state).
517 #define ATH_KEYMAX 128 /* max key cache size we handle */
519 #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
520 #define ATH_RSSI_DUMMY_MARKER 0x127
521 #define ATH_RATE_DUMMY_MARKER 0
523 #define SC_OP_INVALID BIT(0)
524 #define SC_OP_BEACONS BIT(1)
525 #define SC_OP_RXAGGR BIT(2)
526 #define SC_OP_TXAGGR BIT(3)
527 #define SC_OP_FULL_RESET BIT(4)
528 #define SC_OP_PREAMBLE_SHORT BIT(5)
529 #define SC_OP_PROTECT_ENABLE BIT(6)
530 #define SC_OP_RXFLUSH BIT(7)
531 #define SC_OP_LED_ASSOCIATED BIT(8)
532 #define SC_OP_RFKILL_REGISTERED BIT(9)
533 #define SC_OP_RFKILL_SW_BLOCKED BIT(10)
534 #define SC_OP_RFKILL_HW_BLOCKED BIT(11)
535 #define SC_OP_WAIT_FOR_BEACON BIT(12)
536 #define SC_OP_LED_ON BIT(13)
537 #define SC_OP_SCANNING BIT(14)
538 #define SC_OP_TSF_RESET BIT(15)
541 void (*read_cachesize)(struct ath_softc *sc, int *csz);
542 void (*cleanup)(struct ath_softc *sc);
543 bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
549 struct ieee80211_hw *hw;
552 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
553 struct ath_wiphy *pri_wiphy;
554 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
555 * have NULL entries */
556 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
559 struct ath_wiphy *next_wiphy;
560 struct work_struct chan_work;
561 int wiphy_select_failures;
562 unsigned long wiphy_select_first_fail;
563 struct delayed_work wiphy_work;
564 unsigned long wiphy_scheduler_int;
565 int wiphy_scheduler_index;
567 struct tasklet_struct intr_tq;
568 struct tasklet_struct bcon_tasklet;
569 struct ath_hw *sc_ah;
572 spinlock_t sc_resetlock;
573 spinlock_t sc_serial_rw;
576 u8 curbssid[ETH_ALEN];
577 u8 bssidmask[ETH_ALEN];
579 u32 sc_flags; /* SC_OP_* */
588 DECLARE_BITMAP(keymap, ATH_KEYMAX);
590 atomic_t ps_usecount;
591 enum ath9k_int imask;
592 enum ath9k_ht_extprotspacing ht_extprotspacing;
593 enum ath9k_ht_macmode tx_chan_width;
595 struct ath_config config;
598 struct ath_beacon beacon;
599 struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
600 struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
601 struct ath_rate_table *cur_rate_table;
602 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
604 struct ath_led radio_led;
605 struct ath_led assoc_led;
606 struct ath_led tx_led;
607 struct ath_led rx_led;
608 struct delayed_work ath_led_blink_work;
610 int led_off_duration;
614 struct ath_rfkill rf_kill;
616 struct ath9k_node_stats nodestats;
617 #ifdef CONFIG_ATH9K_DEBUG
618 struct ath9k_debug debug;
620 struct ath_bus_ops *bus_ops;
624 struct ath_softc *sc; /* shared for all virtual wiphys */
625 struct ieee80211_hw *hw;
626 enum ath_wiphy_state {
637 int ath_reset(struct ath_softc *sc, bool retry_tx);
638 int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
639 int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
640 int ath_cabq_update(struct ath_softc *);
642 static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
644 sc->bus_ops->read_cachesize(sc, csz);
647 static inline void ath_bus_cleanup(struct ath_softc *sc)
649 sc->bus_ops->cleanup(sc);
652 extern struct ieee80211_ops ath9k_ops;
654 irqreturn_t ath_isr(int irq, void *dev);
655 void ath_cleanup(struct ath_softc *sc);
656 int ath_attach(u16 devid, struct ath_softc *sc);
657 void ath_detach(struct ath_softc *sc);
658 const char *ath_mac_bb_name(u32 mac_bb_version);
659 const char *ath_rf_name(u16 rf_version);
660 void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
661 void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
662 struct ath9k_channel *ichan);
663 void ath_update_chainmask(struct ath_softc *sc, int is_ht);
664 int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
665 struct ath9k_channel *hchan);
666 void ath_radio_enable(struct ath_softc *sc);
667 void ath_radio_disable(struct ath_softc *sc);
670 int ath_pci_init(void);
671 void ath_pci_exit(void);
673 static inline int ath_pci_init(void) { return 0; };
674 static inline void ath_pci_exit(void) {};
677 #ifdef CONFIG_ATHEROS_AR71XX
678 int ath_ahb_init(void);
679 void ath_ahb_exit(void);
681 static inline int ath_ahb_init(void) { return 0; };
682 static inline void ath_ahb_exit(void) {};
685 static inline void ath9k_ps_wakeup(struct ath_softc *sc)
687 if (atomic_inc_return(&sc->ps_usecount) == 1)
688 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE) {
689 sc->sc_ah->restore_mode = sc->sc_ah->power_mode;
690 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
694 static inline void ath9k_ps_restore(struct ath_softc *sc)
696 if (atomic_dec_and_test(&sc->ps_usecount))
697 if ((sc->hw->conf.flags & IEEE80211_CONF_PS) &&
698 !(sc->sc_flags & SC_OP_WAIT_FOR_BEACON))
699 ath9k_hw_setpower(sc->sc_ah,
700 sc->sc_ah->restore_mode);
704 void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
705 int ath9k_wiphy_add(struct ath_softc *sc);
706 int ath9k_wiphy_del(struct ath_wiphy *aphy);
707 void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
708 int ath9k_wiphy_pause(struct ath_wiphy *aphy);
709 int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
710 int ath9k_wiphy_select(struct ath_wiphy *aphy);
711 void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
712 void ath9k_wiphy_chan_work(struct work_struct *work);
713 bool ath9k_wiphy_started(struct ath_softc *sc);
714 void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
715 struct ath_wiphy *selected);
716 bool ath9k_wiphy_scanning(struct ath_softc *sc);
717 void ath9k_wiphy_work(struct work_struct *work);
720 * Read and write, they both share the same lock. We do this to serialize
721 * reads and writes on Atheros 802.11n PCI devices only. This is required
722 * as the FIFO on these devices can only accept sanely 2 requests. After
723 * that the device goes bananas. Serializing the reads/writes prevents this
727 static inline void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val)
729 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
731 spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
732 iowrite32(val, ah->ah_sc->mem + reg_offset);
733 spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
735 iowrite32(val, ah->ah_sc->mem + reg_offset);
738 static inline unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset)
741 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
743 spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
744 val = ioread32(ah->ah_sc->mem + reg_offset);
745 spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
747 val = ioread32(ah->ah_sc->mem + reg_offset);