2 * TQM 8540 Device Tree Source
4 * Copyright 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "tqc,tqm8540";
16 compatible = "tqc,tqm8540";
36 d-cache-line-size = <32>;
37 i-cache-line-size = <32>;
38 d-cache-size = <32768>;
39 i-cache-size = <32768>;
40 timebase-frequency = <0>;
42 clock-frequency = <0>;
43 next-level-cache = <&L2>;
48 device_type = "memory";
49 reg = <0x00000000 0x10000000>;
56 ranges = <0x0 0xe0000000 0x100000>;
57 reg = <0xe0000000 0x200>;
59 compatible = "fsl,mpc8540-immr", "simple-bus";
61 memory-controller@2000 {
62 compatible = "fsl,8540-memory-controller";
63 reg = <0x2000 0x1000>;
64 interrupt-parent = <&mpic>;
68 L2: l2-cache-controller@20000 {
69 compatible = "fsl,8540-l2-cache-controller";
70 reg = <0x20000 0x1000>;
71 cache-line-size = <32>;
72 cache-size = <0x40000>; // L2, 256K
73 interrupt-parent = <&mpic>;
81 compatible = "fsl-i2c";
84 interrupt-parent = <&mpic>;
88 compatible = "dallas,ds1337";
96 compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
98 ranges = <0x0 0x21100 0x200>;
101 compatible = "fsl,mpc8540-dma-channel",
102 "fsl,eloplus-dma-channel";
105 interrupt-parent = <&mpic>;
109 compatible = "fsl,mpc8540-dma-channel",
110 "fsl,eloplus-dma-channel";
113 interrupt-parent = <&mpic>;
117 compatible = "fsl,mpc8540-dma-channel",
118 "fsl,eloplus-dma-channel";
121 interrupt-parent = <&mpic>;
125 compatible = "fsl,mpc8540-dma-channel",
126 "fsl,eloplus-dma-channel";
129 interrupt-parent = <&mpic>;
135 #address-cells = <1>;
137 compatible = "fsl,gianfar-mdio";
138 reg = <0x24520 0x20>;
140 phy1: ethernet-phy@1 {
141 interrupt-parent = <&mpic>;
144 device_type = "ethernet-phy";
146 phy2: ethernet-phy@2 {
147 interrupt-parent = <&mpic>;
150 device_type = "ethernet-phy";
152 phy3: ethernet-phy@3 {
153 interrupt-parent = <&mpic>;
156 device_type = "ethernet-phy";
160 enet0: ethernet@24000 {
162 device_type = "network";
164 compatible = "gianfar";
165 reg = <0x24000 0x1000>;
166 local-mac-address = [ 00 00 00 00 00 00 ];
167 interrupts = <29 2 30 2 34 2>;
168 interrupt-parent = <&mpic>;
169 phy-handle = <&phy2>;
172 enet1: ethernet@25000 {
174 device_type = "network";
176 compatible = "gianfar";
177 reg = <0x25000 0x1000>;
178 local-mac-address = [ 00 00 00 00 00 00 ];
179 interrupts = <35 2 36 2 40 2>;
180 interrupt-parent = <&mpic>;
181 phy-handle = <&phy1>;
184 enet2: ethernet@26000 {
186 device_type = "network";
188 compatible = "gianfar";
189 reg = <0x26000 0x1000>;
190 local-mac-address = [ 00 00 00 00 00 00 ];
192 interrupt-parent = <&mpic>;
193 phy-handle = <&phy3>;
196 serial0: serial@4500 {
198 device_type = "serial";
199 compatible = "ns16550";
200 reg = <0x4500 0x100>; // reg base, size
201 clock-frequency = <0>; // should we fill in in uboot?
203 interrupt-parent = <&mpic>;
206 serial1: serial@4600 {
208 device_type = "serial";
209 compatible = "ns16550";
210 reg = <0x4600 0x100>; // reg base, size
211 clock-frequency = <0>; // should we fill in in uboot?
213 interrupt-parent = <&mpic>;
217 interrupt-controller;
218 #address-cells = <0>;
219 #interrupt-cells = <2>;
220 reg = <0x40000 0x40000>;
221 device_type = "open-pic";
222 compatible = "chrp,open-pic";
228 #interrupt-cells = <1>;
230 #address-cells = <3>;
231 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
233 reg = <0xe0008000 0x1000>;
234 clock-frequency = <66666666>;
235 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
238 0xe000 0 0 1 &mpic 2 1
239 0xe000 0 0 2 &mpic 3 1>;
241 interrupt-parent = <&mpic>;
244 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
245 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;