2 * arch/ppc/platforms/4xx/ebony.c
4 * Ebony board specific routines
6 * Matt Porter <mporter@kernel.crashing.org>
7 * Copyright 2002-2005 MontaVista Software Inc.
9 * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
10 * Copyright (c) 2003-2005 Zultys Technologies
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
18 #include <linux/config.h>
19 #include <linux/stddef.h>
20 #include <linux/kernel.h>
21 #include <linux/init.h>
22 #include <linux/errno.h>
23 #include <linux/reboot.h>
24 #include <linux/pci.h>
25 #include <linux/kdev_t.h>
26 #include <linux/types.h>
27 #include <linux/major.h>
28 #include <linux/blkdev.h>
29 #include <linux/console.h>
30 #include <linux/delay.h>
31 #include <linux/ide.h>
32 #include <linux/initrd.h>
33 #include <linux/seq_file.h>
34 #include <linux/root_dev.h>
35 #include <linux/tty.h>
36 #include <linux/serial.h>
37 #include <linux/serial_core.h>
39 #include <asm/system.h>
40 #include <asm/pgtable.h>
44 #include <asm/machdep.h>
46 #include <asm/pci-bridge.h>
49 #include <asm/bootinfo.h>
50 #include <asm/ppc4xx_pic.h>
51 #include <asm/ppcboot.h>
52 #include <asm/tlbflush.h>
54 #include <syslib/gen550.h>
55 #include <syslib/ibm440gp_common.h>
59 static struct ibm44x_clocks clocks __initdata;
62 * Ebony external IRQ triggering/polarity settings
64 unsigned char ppc4xx_uic_ext_irq_cfg[] __initdata = {
65 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ0: PCI slot 0 */
66 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ1: PCI slot 1 */
67 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ2: PCI slot 2 */
68 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ3: PCI slot 3 */
69 (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* IRQ4: IRDA */
70 (IRQ_SENSE_EDGE | IRQ_POLARITY_NEGATIVE), /* IRQ5: SMI pushbutton */
71 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ6: PHYs */
72 (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* IRQ7: AUX */
73 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ8: EXT */
74 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ9: EXT */
75 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ10: EXT */
76 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ11: EXT */
77 (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* IRQ12: EXT */
81 ebony_calibrate_decr(void)
86 * Determine system clock speed
88 * If we are on Rev. B silicon, then use
89 * default external system clock. If we are
90 * on Rev. C silicon then errata forces us to
91 * use the internal clock.
93 if (strcmp(cur_cpu_spec->cpu_name, "440GP Rev. B") == 0)
94 freq = EBONY_440GP_RB_SYSCLK;
96 freq = EBONY_440GP_RC_SYSCLK;
98 ibm44x_calibrate_decr(freq);
102 ebony_show_cpuinfo(struct seq_file *m)
104 seq_printf(m, "vendor\t\t: IBM\n");
105 seq_printf(m, "machine\t\t: Ebony\n");
111 ebony_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
113 static char pci_irq_table[][4] =
115 * PCI IDSEL/INTPIN->INTLINE
119 { 23, 23, 23, 23 }, /* IDSEL 1 - PCI Slot 0 */
120 { 24, 24, 24, 24 }, /* IDSEL 2 - PCI Slot 1 */
121 { 25, 25, 25, 25 }, /* IDSEL 3 - PCI Slot 2 */
122 { 26, 26, 26, 26 }, /* IDSEL 4 - PCI Slot 3 */
125 const long min_idsel = 1, max_idsel = 4, irqs_per_slot = 4;
126 return PCI_IRQ_TABLE_LOOKUP;
129 #define PCIX_WRITEL(value, offset) \
130 (writel(value, pcix_reg_base + offset))
133 * FIXME: This is only here to "make it work". This will move
134 * to a ibm_pcix.c which will contain a generic IBM PCIX bridge
135 * configuration library. -Matt
138 ebony_setup_pcix(void)
140 void __iomem *pcix_reg_base;
142 pcix_reg_base = ioremap64(PCIX0_REG_BASE, PCIX_REG_SIZE);
144 /* Disable all windows */
145 PCIX_WRITEL(0, PCIX0_POM0SA);
146 PCIX_WRITEL(0, PCIX0_POM1SA);
147 PCIX_WRITEL(0, PCIX0_POM2SA);
148 PCIX_WRITEL(0, PCIX0_PIM0SA);
149 PCIX_WRITEL(0, PCIX0_PIM1SA);
150 PCIX_WRITEL(0, PCIX0_PIM2SA);
152 /* Setup 2GB PLB->PCI outbound mem window (3_8000_0000->0_8000_0000) */
153 PCIX_WRITEL(0x00000003, PCIX0_POM0LAH);
154 PCIX_WRITEL(0x80000000, PCIX0_POM0LAL);
155 PCIX_WRITEL(0x00000000, PCIX0_POM0PCIAH);
156 PCIX_WRITEL(0x80000000, PCIX0_POM0PCIAL);
157 PCIX_WRITEL(0x80000001, PCIX0_POM0SA);
159 /* Setup 2GB PCI->PLB inbound memory window at 0, enable MSIs */
160 PCIX_WRITEL(0x00000000, PCIX0_PIM0LAH);
161 PCIX_WRITEL(0x00000000, PCIX0_PIM0LAL);
162 PCIX_WRITEL(0x80000007, PCIX0_PIM0SA);
168 ebony_setup_hose(void)
170 struct pci_controller *hose;
172 /* Configure windows on the PCI-X host bridge */
175 hose = pcibios_alloc_controller();
180 hose->first_busno = 0;
181 hose->last_busno = 0xff;
183 hose->pci_mem_offset = EBONY_PCI_MEM_OFFSET;
185 pci_init_resource(&hose->io_resource,
191 pci_init_resource(&hose->mem_resources[0],
197 hose->io_space.start = EBONY_PCI_LOWER_IO;
198 hose->io_space.end = EBONY_PCI_UPPER_IO;
199 hose->mem_space.start = EBONY_PCI_LOWER_MEM;
200 hose->mem_space.end = EBONY_PCI_UPPER_MEM;
201 hose->io_base_virt = ioremap64(EBONY_PCI_IO_BASE, EBONY_PCI_IO_SIZE);
202 isa_io_base = (unsigned long)hose->io_base_virt;
204 setup_indirect_pci(hose,
205 EBONY_PCI_CFGA_PLB32,
206 EBONY_PCI_CFGD_PLB32);
207 hose->set_cfg_type = 1;
209 hose->last_busno = pciauto_bus_scan(hose, hose->first_busno);
211 ppc_md.pci_swizzle = common_swizzle;
212 ppc_md.pci_map_irq = ebony_map_irq;
218 ebony_early_serial_map(void)
220 struct uart_port port;
222 /* Setup ioremapped serial port access */
223 memset(&port, 0, sizeof(port));
224 port.membase = ioremap64(PPC440GP_UART0_ADDR, 8);
226 port.uartclk = clocks.uart0;
228 port.iotype = UPIO_MEM;
229 port.flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST;
232 if (early_serial_setup(&port) != 0) {
233 printk("Early serial init of port 0 failed\n");
236 #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
237 /* Configure debug serial access */
238 gen550_init(0, &port);
240 /* Purge TLB entry added in head_44x.S for early serial access */
241 _tlbie(UART0_IO_BASE);
244 port.membase = ioremap64(PPC440GP_UART1_ADDR, 8);
246 port.uartclk = clocks.uart1;
249 if (early_serial_setup(&port) != 0) {
250 printk("Early serial init of port 1 failed\n");
253 #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
254 /* Configure debug serial access */
255 gen550_init(1, &port);
260 ebony_setup_arch(void)
263 struct ocp_func_emac_data *emacdata;
265 /* Set mac_addr for each EMAC */
266 def = ocp_get_one_device(OCP_VENDOR_IBM, OCP_FUNC_EMAC, 0);
267 emacdata = def->additions;
268 emacdata->phy_map = 0x00000001; /* Skip 0x00 */
269 emacdata->phy_mode = PHY_MODE_RMII;
270 memcpy(emacdata->mac_addr, __res.bi_enetaddr, 6);
272 def = ocp_get_one_device(OCP_VENDOR_IBM, OCP_FUNC_EMAC, 1);
273 emacdata = def->additions;
274 emacdata->phy_map = 0x00000001; /* Skip 0x00 */
275 emacdata->phy_mode = PHY_MODE_RMII;
276 memcpy(emacdata->mac_addr, __res.bi_enet1addr, 6);
279 * Determine various clocks.
280 * To be completely correct we should get SysClk
281 * from FPGA, because it can be changed by on-board switches
284 ibm440gp_get_clocks(&clocks, 33333333, 6 * 1843200);
285 ocp_sys_info.opb_bus_freq = clocks.opb;
287 /* Setup TODC access */
288 TODC_INIT(TODC_TYPE_DS1743,
291 ioremap64(EBONY_RTC_ADDR, EBONY_RTC_SIZE),
294 /* init to some ~sane value until calibrate_delay() runs */
295 loops_per_jiffy = 50000000/HZ;
297 /* Setup PCI host bridge */
300 #ifdef CONFIG_BLK_DEV_INITRD
302 ROOT_DEV = Root_RAM0;
305 #ifdef CONFIG_ROOT_NFS
308 ROOT_DEV = Root_HDA1;
311 ebony_early_serial_map();
313 /* Identify the system */
314 printk("IBM Ebony port (MontaVista Software, Inc. (source@mvista.com))\n");
317 void __init platform_init(unsigned long r3, unsigned long r4,
318 unsigned long r5, unsigned long r6, unsigned long r7)
320 ibm44x_platform_init(r3, r4, r5, r6, r7);
322 ppc_md.setup_arch = ebony_setup_arch;
323 ppc_md.show_cpuinfo = ebony_show_cpuinfo;
324 ppc_md.get_irq = NULL; /* Set in ppc4xx_pic_init() */
326 ppc_md.calibrate_decr = ebony_calibrate_decr;
327 ppc_md.time_init = todc_time_init;
328 ppc_md.set_rtc_time = todc_set_rtc_time;
329 ppc_md.get_rtc_time = todc_get_rtc_time;
331 ppc_md.nvram_read_val = todc_direct_read_val;
332 ppc_md.nvram_write_val = todc_direct_write_val;
334 ppc_md.early_serial_map = ebony_early_serial_map;