2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
7 * Copyright (C) 1997, 1998, 1999, 2000 Ralf Baechle ralf@gnu.org
8 * Carsten Langgaard, carstenl@mips.com
9 * Copyright (C) 2002 MIPS Technologies, Inc. All rights reserved.
11 #include <linux/init.h>
12 #include <linux/sched.h>
16 #include <asm/bootinfo.h>
17 #include <asm/mmu_context.h>
18 #include <asm/pgtable.h>
19 #include <asm/system.h>
21 extern void build_tlb_refill_handler(void);
24 * Make sure all entries differ. If they're not different
25 * MIPS32 will take revenge ...
27 #define UNIQUE_ENTRYHI(idx) (CKSEG0 + ((idx) << (PAGE_SHIFT + 1)))
29 /* Atomicity and interruptability */
30 #ifdef CONFIG_MIPS_MT_SMTC
33 #include <asm/mipsmtregs.h>
35 #define ENTER_CRITICAL(flags) \
37 unsigned int mvpflags; \
38 local_irq_save(flags);\
40 #define EXIT_CRITICAL(flags) \
42 local_irq_restore(flags); \
46 #define ENTER_CRITICAL(flags) local_irq_save(flags)
47 #define EXIT_CRITICAL(flags) local_irq_restore(flags)
49 #endif /* CONFIG_MIPS_MT_SMTC */
51 void local_flush_tlb_all(void)
54 unsigned long old_ctx;
57 ENTER_CRITICAL(flags);
58 /* Save old context and create impossible VPN2 value */
59 old_ctx = read_c0_entryhi();
63 entry = read_c0_wired();
65 /* Blast 'em all away. */
66 while (entry < current_cpu_data.tlbsize) {
67 /* Make sure all entries differ. */
68 write_c0_entryhi(UNIQUE_ENTRYHI(entry));
69 write_c0_index(entry);
75 write_c0_entryhi(old_ctx);
79 /* All entries common to a mm share an asid. To effectively flush
80 these entries, we just bump the asid. */
81 void local_flush_tlb_mm(struct mm_struct *mm)
87 cpu = smp_processor_id();
89 if (cpu_context(cpu, mm) != 0) {
90 drop_mmu_context(mm, cpu);
96 void local_flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
99 struct mm_struct *mm = vma->vm_mm;
100 int cpu = smp_processor_id();
102 if (cpu_context(cpu, mm) != 0) {
106 ENTER_CRITICAL(flags);
107 size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT;
108 size = (size + 1) >> 1;
109 local_irq_save(flags);
110 if (size <= current_cpu_data.tlbsize/2) {
111 int oldpid = read_c0_entryhi();
112 int newpid = cpu_asid(cpu, mm);
114 start &= (PAGE_MASK << 1);
115 end += ((PAGE_SIZE << 1) - 1);
116 end &= (PAGE_MASK << 1);
117 while (start < end) {
120 write_c0_entryhi(start | newpid);
121 start += (PAGE_SIZE << 1);
125 idx = read_c0_index();
126 write_c0_entrylo0(0);
127 write_c0_entrylo1(0);
130 /* Make sure all entries differ. */
131 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
136 write_c0_entryhi(oldpid);
138 drop_mmu_context(mm, cpu);
140 EXIT_CRITICAL(flags);
144 void local_flush_tlb_kernel_range(unsigned long start, unsigned long end)
149 ENTER_CRITICAL(flags);
150 size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT;
151 size = (size + 1) >> 1;
152 if (size <= current_cpu_data.tlbsize / 2) {
153 int pid = read_c0_entryhi();
155 start &= (PAGE_MASK << 1);
156 end += ((PAGE_SIZE << 1) - 1);
157 end &= (PAGE_MASK << 1);
159 while (start < end) {
162 write_c0_entryhi(start);
163 start += (PAGE_SIZE << 1);
167 idx = read_c0_index();
168 write_c0_entrylo0(0);
169 write_c0_entrylo1(0);
172 /* Make sure all entries differ. */
173 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
178 write_c0_entryhi(pid);
180 local_flush_tlb_all();
182 EXIT_CRITICAL(flags);
185 void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
187 int cpu = smp_processor_id();
189 if (cpu_context(cpu, vma->vm_mm) != 0) {
191 int oldpid, newpid, idx;
193 newpid = cpu_asid(cpu, vma->vm_mm);
194 page &= (PAGE_MASK << 1);
195 ENTER_CRITICAL(flags);
196 oldpid = read_c0_entryhi();
197 write_c0_entryhi(page | newpid);
201 idx = read_c0_index();
202 write_c0_entrylo0(0);
203 write_c0_entrylo1(0);
206 /* Make sure all entries differ. */
207 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
213 write_c0_entryhi(oldpid);
214 EXIT_CRITICAL(flags);
219 * This one is only used for pages with the global bit set so we don't care
220 * much about the ASID.
222 void local_flush_tlb_one(unsigned long page)
227 ENTER_CRITICAL(flags);
228 oldpid = read_c0_entryhi();
229 page &= (PAGE_MASK << 1);
230 write_c0_entryhi(page);
234 idx = read_c0_index();
235 write_c0_entrylo0(0);
236 write_c0_entrylo1(0);
238 /* Make sure all entries differ. */
239 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
244 write_c0_entryhi(oldpid);
246 EXIT_CRITICAL(flags);
250 * We will need multiple versions of update_mmu_cache(), one that just
251 * updates the TLB with the new pte(s), and another which also checks
252 * for the R4k "end of page" hardware bug and does the needy.
254 void __update_tlb(struct vm_area_struct * vma, unsigned long address, pte_t pte)
264 * Handle debugger faulting in for debugee.
266 if (current->active_mm != vma->vm_mm)
269 ENTER_CRITICAL(flags);
271 pid = read_c0_entryhi() & ASID_MASK;
272 address &= (PAGE_MASK << 1);
273 write_c0_entryhi(address | pid);
274 pgdp = pgd_offset(vma->vm_mm, address);
278 pudp = pud_offset(pgdp, address);
279 pmdp = pmd_offset(pudp, address);
280 idx = read_c0_index();
281 ptep = pte_offset_map(pmdp, address);
283 #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32_R1)
284 write_c0_entrylo0(ptep->pte_high);
286 write_c0_entrylo1(ptep->pte_high);
288 write_c0_entrylo0(pte_val(*ptep++) >> 6);
289 write_c0_entrylo1(pte_val(*ptep) >> 6);
297 EXIT_CRITICAL(flags);
301 static void r4k_update_mmu_cache_hwbug(struct vm_area_struct * vma,
302 unsigned long address, pte_t pte)
311 ENTER_CRITICAL(flags);
312 address &= (PAGE_MASK << 1);
313 asid = read_c0_entryhi() & ASID_MASK;
314 write_c0_entryhi(address | asid);
315 pgdp = pgd_offset(vma->vm_mm, address);
319 pmdp = pmd_offset(pgdp, address);
320 idx = read_c0_index();
321 ptep = pte_offset_map(pmdp, address);
322 write_c0_entrylo0(pte_val(*ptep++) >> 6);
323 write_c0_entrylo1(pte_val(*ptep) >> 6);
330 EXIT_CRITICAL(flags);
334 void __init add_wired_entry(unsigned long entrylo0, unsigned long entrylo1,
335 unsigned long entryhi, unsigned long pagemask)
339 unsigned long old_pagemask;
340 unsigned long old_ctx;
342 ENTER_CRITICAL(flags);
343 /* Save old context and create impossible VPN2 value */
344 old_ctx = read_c0_entryhi();
345 old_pagemask = read_c0_pagemask();
346 wired = read_c0_wired();
347 write_c0_wired(wired + 1);
348 write_c0_index(wired);
349 tlbw_use_hazard(); /* What is the hazard here? */
350 write_c0_pagemask(pagemask);
351 write_c0_entryhi(entryhi);
352 write_c0_entrylo0(entrylo0);
353 write_c0_entrylo1(entrylo1);
358 write_c0_entryhi(old_ctx);
359 tlbw_use_hazard(); /* What is the hazard here? */
360 write_c0_pagemask(old_pagemask);
361 local_flush_tlb_all();
362 EXIT_CRITICAL(flags);
366 * Used for loading TLB entries before trap_init() has started, when we
367 * don't actually want to add a wired entry which remains throughout the
368 * lifetime of the system
371 static int temp_tlb_entry __initdata;
373 __init int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
374 unsigned long entryhi, unsigned long pagemask)
379 unsigned long old_pagemask;
380 unsigned long old_ctx;
382 ENTER_CRITICAL(flags);
383 /* Save old context and create impossible VPN2 value */
384 old_ctx = read_c0_entryhi();
385 old_pagemask = read_c0_pagemask();
386 wired = read_c0_wired();
387 if (--temp_tlb_entry < wired) {
389 "No TLB space left for add_temporary_entry\n");
394 write_c0_index(temp_tlb_entry);
395 write_c0_pagemask(pagemask);
396 write_c0_entryhi(entryhi);
397 write_c0_entrylo0(entrylo0);
398 write_c0_entrylo1(entrylo1);
403 write_c0_entryhi(old_ctx);
404 write_c0_pagemask(old_pagemask);
406 EXIT_CRITICAL(flags);
410 static void __init probe_tlb(unsigned long config)
412 struct cpuinfo_mips *c = ¤t_cpu_data;
416 * If this isn't a MIPS32 / MIPS64 compliant CPU. Config 1 register
417 * is not supported, we assume R4k style. Cpu probing already figured
418 * out the number of tlb entries.
420 if ((c->processor_id & 0xff0000) == PRID_COMP_LEGACY)
422 #ifdef CONFIG_MIPS_MT_SMTC
424 * If TLB is shared in SMTC system, total size already
425 * has been calculated and written into cpu_data tlbsize
427 if((smtc_status & SMTC_TLB_SHARED) == SMTC_TLB_SHARED)
429 #endif /* CONFIG_MIPS_MT_SMTC */
431 reg = read_c0_config1();
432 if (!((config >> 7) & 3))
433 panic("No TLB present");
435 c->tlbsize = ((reg >> 25) & 0x3f) + 1;
438 static int __initdata ntlb = 0;
439 static int __init set_ntlb(char *str)
441 get_option(&str, &ntlb);
445 __setup("ntlb=", set_ntlb);
447 void __init tlb_init(void)
449 unsigned int config = read_c0_config();
452 * You should never change this register:
453 * - On R4600 1.7 the tlbp never hits for pages smaller than
454 * the value in the c0_pagemask register.
455 * - The entire mm handling assumes the c0_pagemask register to
456 * be set for 4kb pages.
459 write_c0_pagemask(PM_DEFAULT_MASK);
461 write_c0_framemask(0);
462 temp_tlb_entry = current_cpu_data.tlbsize - 1;
464 /* From this point on the ARC firmware is dead. */
465 local_flush_tlb_all();
467 /* Did I tell you that ARC SUCKS? */
470 if (ntlb > 1 && ntlb <= current_cpu_data.tlbsize) {
471 int wired = current_cpu_data.tlbsize - ntlb;
472 write_c0_wired(wired);
473 write_c0_index(wired-1);
474 printk ("Restricting TLB to %d entries\n", ntlb);
476 printk("Ignoring invalid argument ntlb=%d\n", ntlb);
479 build_tlb_refill_handler();