1 /* savage_drv.h -- Private header for the savage driver */
 
   3  * Copyright 2004  Felix Kuehling
 
   6  * Permission is hereby granted, free of charge, to any person obtaining a
 
   7  * copy of this software and associated documentation files (the "Software"),
 
   8  * to deal in the Software without restriction, including without limitation
 
   9  * the rights to use, copy, modify, merge, publish, distribute, sub license,
 
  10  * and/or sell copies of the Software, and to permit persons to whom the
 
  11  * Software is furnished to do so, subject to the following conditions:
 
  13  * The above copyright notice and this permission notice (including the
 
  14  * next paragraph) shall be included in all copies or substantial portions
 
  17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 
  18  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 
  19  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 
  20  * NON-INFRINGEMENT. IN NO EVENT SHALL FELIX KUEHLING BE LIABLE FOR
 
  21  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
 
  22  * CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
 
  23  * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 
  26 #ifndef __SAVAGE_DRV_H__
 
  27 #define __SAVAGE_DRV_H__
 
  29 #define DRIVER_AUTHOR   "Felix Kuehling"
 
  31 #define DRIVER_NAME     "savage"
 
  32 #define DRIVER_DESC     "Savage3D/MX/IX, Savage4, SuperSavage, Twister, ProSavage[DDR]"
 
  33 #define DRIVER_DATE     "20050313"
 
  35 #define DRIVER_MAJOR            2
 
  36 #define DRIVER_MINOR            4
 
  37 #define DRIVER_PATCHLEVEL       1
 
  40  * 1.x   The DRM driver from the VIA/S3 code drop, basically a dummy
 
  41  * 2.0   The first real DRM
 
  42  * 2.1   Scissors registers managed by the DRM, 3D operations clipped by
 
  43  *       cliprects of the cmdbuf ioctl
 
  44  * 2.2   Implemented SAVAGE_CMD_DMA_IDX and SAVAGE_CMD_VB_IDX
 
  45  * 2.3   Event counters used by BCI_EVENT_EMIT/WAIT ioctls are now 32 bits
 
  46  *       wide and thus very long lived (unlikely to ever wrap). The size
 
  47  *       in the struct was 32 bits before, but only 16 bits were used
 
  48  * 2.4   Implemented command DMA. Now drm_savage_init_t.cmd_dma_offset is
 
  52 typedef struct drm_savage_age {
 
  57 typedef struct drm_savage_buf_priv {
 
  58         struct drm_savage_buf_priv *next;
 
  59         struct drm_savage_buf_priv *prev;
 
  62 } drm_savage_buf_priv_t;
 
  64 typedef struct drm_savage_dma_page {
 
  66         unsigned int used, flushed;
 
  67 } drm_savage_dma_page_t;
 
  68 #define SAVAGE_DMA_PAGE_SIZE 1024       /* in dwords */
 
  69 /* Fake DMA buffer size in bytes. 4 pages. Allows a maximum command
 
  70  * size of 16kbytes or 4k entries. Minimum requirement would be
 
  71  * 10kbytes for 255 40-byte vertices in one drawing command. */
 
  72 #define SAVAGE_FAKE_DMA_SIZE (SAVAGE_DMA_PAGE_SIZE*4*4)
 
  74 /* interesting bits of hardware state that are saved in dev_priv */
 
  76         struct drm_savage_common_state {
 
  80                 unsigned char pad[sizeof(struct drm_savage_common_state)];
 
  81                 uint32_t texctrl, texaddr;
 
  82                 uint32_t scstart, new_scstart;
 
  83                 uint32_t scend, new_scend;
 
  86                 unsigned char pad[sizeof(struct drm_savage_common_state)];
 
  87                 uint32_t texdescr, texaddr0, texaddr1;
 
  88                 uint32_t drawctrl0, new_drawctrl0;
 
  89                 uint32_t drawctrl1, new_drawctrl1;
 
  93 /* these chip tags should match the ones in the 2D driver in savage_regs.h. */
 
 107 extern drm_ioctl_desc_t savage_ioctls[];
 
 108 extern int savage_max_ioctl;
 
 110 #define S3_SAVAGE3D_SERIES(chip)  ((chip>=S3_SAVAGE3D) && (chip<=S3_SAVAGE_MX))
 
 112 #define S3_SAVAGE4_SERIES(chip)  ((chip==S3_SAVAGE4)            \
 
 113                                   || (chip==S3_PROSAVAGE)       \
 
 114                                   || (chip==S3_TWISTER)         \
 
 115                                   || (chip==S3_PROSAVAGEDDR))
 
 117 #define S3_SAVAGE_MOBILE_SERIES(chip)   ((chip==S3_SAVAGE_MX) || (chip==S3_SUPERSAVAGE))
 
 119 #define S3_SAVAGE_SERIES(chip)    ((chip>=S3_SAVAGE3D) && (chip<=S3_SAVAGE2000))
 
 121 #define S3_MOBILE_TWISTER_SERIES(chip)   ((chip==S3_TWISTER)    \
 
 122                                           ||(chip==S3_PROSAVAGEDDR))
 
 125 #define SAVAGE_IS_AGP 1
 
 127 typedef struct drm_savage_private {
 
 128         drm_savage_sarea_t *sarea_priv;
 
 130         drm_savage_buf_priv_t head, tail;
 
 133         enum savage_family chipset;
 
 135         unsigned int cob_size;
 
 136         unsigned int bci_threshold_lo, bci_threshold_hi;
 
 137         unsigned int dma_type;
 
 139         /* frame buffer layout */
 
 141         unsigned int front_offset, front_pitch;
 
 142         unsigned int back_offset, back_pitch;
 
 143         unsigned int depth_bpp;
 
 144         unsigned int depth_offset, depth_pitch;
 
 146         /* bitmap descriptors for swap and clear */
 
 147         unsigned int front_bd, back_bd, depth_bd;
 
 150         unsigned int texture_offset;
 
 151         unsigned int texture_size;
 
 153         /* memory regions in physical memory */
 
 154         drm_local_map_t *sarea;
 
 155         drm_local_map_t *mmio;
 
 157         drm_local_map_t *aperture;
 
 158         drm_local_map_t *status;
 
 159         drm_local_map_t *agp_textures;
 
 160         drm_local_map_t *cmd_dma;
 
 161         drm_local_map_t fake_dma;
 
 165                 unsigned long base, size;
 
 168         /* BCI and status-related stuff */
 
 169         volatile uint32_t *status_ptr, *bci_ptr;
 
 170         uint32_t status_used_mask;
 
 171         uint16_t event_counter;
 
 172         unsigned int event_wrap;
 
 174         /* Savage4 command DMA */
 
 175         drm_savage_dma_page_t *dma_pages;
 
 176         unsigned int nr_dma_pages, first_dma_page, current_dma_page;
 
 177         drm_savage_age_t last_dma_age;
 
 179         /* saved hw state for global/local check on S3D */
 
 180         uint32_t hw_draw_ctrl, hw_zbuf_ctrl;
 
 181         /* and for scissors (global, so don't emit if not changed) */
 
 182         uint32_t hw_scissors_start, hw_scissors_end;
 
 184         drm_savage_state_t state;
 
 186         /* after emitting a wait cmd Savage3D needs 63 nops before next DMA */
 
 187         unsigned int waiting;
 
 189         /* config/hardware-dependent function pointers */
 
 190         int (*wait_fifo) (struct drm_savage_private * dev_priv, unsigned int n);
 
 191         int (*wait_evnt) (struct drm_savage_private * dev_priv, uint16_t e);
 
 192         /* Err, there is a macro wait_event in include/linux/wait.h.
 
 193          * Avoid unwanted macro expansion. */
 
 194         void (*emit_clip_rect) (struct drm_savage_private * dev_priv,
 
 195                                 const struct drm_clip_rect * pbox);
 
 196         void (*dma_flush) (struct drm_savage_private * dev_priv);
 
 197 } drm_savage_private_t;
 
 200 extern int savage_bci_cmdbuf(DRM_IOCTL_ARGS);
 
 201 extern int savage_bci_buffers(DRM_IOCTL_ARGS);
 
 204 extern uint16_t savage_bci_emit_event(drm_savage_private_t * dev_priv,
 
 206 extern void savage_freelist_put(struct drm_device * dev, struct drm_buf * buf);
 
 207 extern void savage_dma_reset(drm_savage_private_t * dev_priv);
 
 208 extern void savage_dma_wait(drm_savage_private_t * dev_priv, unsigned int page);
 
 209 extern uint32_t *savage_dma_alloc(drm_savage_private_t * dev_priv,
 
 211 extern int savage_driver_load(struct drm_device *dev, unsigned long chipset);
 
 212 extern int savage_driver_firstopen(struct drm_device *dev);
 
 213 extern void savage_driver_lastclose(struct drm_device *dev);
 
 214 extern int savage_driver_unload(struct drm_device *dev);
 
 215 extern void savage_reclaim_buffers(struct drm_device * dev, DRMFILE filp);
 
 217 /* state functions */
 
 218 extern void savage_emit_clip_rect_s3d(drm_savage_private_t * dev_priv,
 
 219                                       const struct drm_clip_rect * pbox);
 
 220 extern void savage_emit_clip_rect_s4(drm_savage_private_t * dev_priv,
 
 221                                      const struct drm_clip_rect * pbox);
 
 223 #define SAVAGE_FB_SIZE_S3       0x01000000      /*  16MB */
 
 224 #define SAVAGE_FB_SIZE_S4       0x02000000      /*  32MB */
 
 225 #define SAVAGE_MMIO_SIZE        0x00080000      /* 512kB */
 
 226 #define SAVAGE_APERTURE_OFFSET  0x02000000      /*  32MB */
 
 227 #define SAVAGE_APERTURE_SIZE    0x05000000      /* 5 tiled surfaces, 16MB each */
 
 229 #define SAVAGE_BCI_OFFSET       0x00010000      /* offset of the BCI region
 
 230                                                  * inside the MMIO region */
 
 231 #define SAVAGE_BCI_FIFO_SIZE    32      /* number of entries in on-chip
 
 237 #define SAVAGE_STATUS_WORD0             0x48C00
 
 238 #define SAVAGE_STATUS_WORD1             0x48C04
 
 239 #define SAVAGE_ALT_STATUS_WORD0         0x48C60
 
 241 #define SAVAGE_FIFO_USED_MASK_S3D       0x0001ffff
 
 242 #define SAVAGE_FIFO_USED_MASK_S4        0x001fffff
 
 244 /* Copied from savage_bci.h in the 2D driver with some renaming. */
 
 246 /* Bitmap descriptors */
 
 247 #define SAVAGE_BD_STRIDE_SHIFT 0
 
 248 #define SAVAGE_BD_BPP_SHIFT   16
 
 249 #define SAVAGE_BD_TILE_SHIFT  24
 
 250 #define SAVAGE_BD_BW_DISABLE  (1<<28)
 
 252 #define SAVAGE_BD_TILE_LINEAR           0
 
 253 /* savage4, MX, IX, 3D */
 
 254 #define SAVAGE_BD_TILE_16BPP            2
 
 255 #define SAVAGE_BD_TILE_32BPP            3
 
 256 /* twister, prosavage, DDR, supersavage, 2000 */
 
 257 #define SAVAGE_BD_TILE_DEST             1
 
 258 #define SAVAGE_BD_TILE_TEXTURE          2
 
 259 /* GBD - BCI enable */
 
 260 /* savage4, MX, IX, 3D */
 
 261 #define SAVAGE_GBD_BCI_ENABLE                    8
 
 262 /* twister, prosavage, DDR, supersavage, 2000 */
 
 263 #define SAVAGE_GBD_BCI_ENABLE_TWISTER            0
 
 265 #define SAVAGE_GBD_BIG_ENDIAN                    4
 
 266 #define SAVAGE_GBD_LITTLE_ENDIAN                 0
 
 267 #define SAVAGE_GBD_64                            1
 
 269 /*  Global Bitmap Descriptor */
 
 270 #define SAVAGE_BCI_GLB_BD_LOW             0x8168
 
 271 #define SAVAGE_BCI_GLB_BD_HIGH            0x816C
 
 276 /* Savage4/Twister/ProSavage 3D registers */
 
 277 #define SAVAGE_DRAWLOCALCTRL_S4         0x1e
 
 278 #define SAVAGE_TEXPALADDR_S4            0x1f
 
 279 #define SAVAGE_TEXCTRL0_S4              0x20
 
 280 #define SAVAGE_TEXCTRL1_S4              0x21
 
 281 #define SAVAGE_TEXADDR0_S4              0x22
 
 282 #define SAVAGE_TEXADDR1_S4              0x23
 
 283 #define SAVAGE_TEXBLEND0_S4             0x24
 
 284 #define SAVAGE_TEXBLEND1_S4             0x25
 
 285 #define SAVAGE_TEXXPRCLR_S4             0x26    /* never used */
 
 286 #define SAVAGE_TEXDESCR_S4              0x27
 
 287 #define SAVAGE_FOGTABLE_S4              0x28
 
 288 #define SAVAGE_FOGCTRL_S4               0x30
 
 289 #define SAVAGE_STENCILCTRL_S4           0x31
 
 290 #define SAVAGE_ZBUFCTRL_S4              0x32
 
 291 #define SAVAGE_ZBUFOFF_S4               0x33
 
 292 #define SAVAGE_DESTCTRL_S4              0x34
 
 293 #define SAVAGE_DRAWCTRL0_S4             0x35
 
 294 #define SAVAGE_DRAWCTRL1_S4             0x36
 
 295 #define SAVAGE_ZWATERMARK_S4            0x37
 
 296 #define SAVAGE_DESTTEXRWWATERMARK_S4    0x38
 
 297 #define SAVAGE_TEXBLENDCOLOR_S4         0x39
 
 298 /* Savage3D/MX/IX 3D registers */
 
 299 #define SAVAGE_TEXPALADDR_S3D           0x18
 
 300 #define SAVAGE_TEXXPRCLR_S3D            0x19    /* never used */
 
 301 #define SAVAGE_TEXADDR_S3D              0x1A
 
 302 #define SAVAGE_TEXDESCR_S3D             0x1B
 
 303 #define SAVAGE_TEXCTRL_S3D              0x1C
 
 304 #define SAVAGE_FOGTABLE_S3D             0x20
 
 305 #define SAVAGE_FOGCTRL_S3D              0x30
 
 306 #define SAVAGE_DRAWCTRL_S3D             0x31
 
 307 #define SAVAGE_ZBUFCTRL_S3D             0x32
 
 308 #define SAVAGE_ZBUFOFF_S3D              0x33
 
 309 #define SAVAGE_DESTCTRL_S3D             0x34
 
 310 #define SAVAGE_SCSTART_S3D              0x35
 
 311 #define SAVAGE_SCEND_S3D                0x36
 
 312 #define SAVAGE_ZWATERMARK_S3D           0x37
 
 313 #define SAVAGE_DESTTEXRWWATERMARK_S3D   0x38
 
 315 #define SAVAGE_VERTBUFADDR              0x3e
 
 316 #define SAVAGE_BITPLANEWTMASK           0xd7
 
 317 #define SAVAGE_DMABUFADDR               0x51
 
 319 /* texture enable bits (needed for tex addr checking) */
 
 320 #define SAVAGE_TEXCTRL_TEXEN_MASK       0x00010000      /* S3D */
 
 321 #define SAVAGE_TEXDESCR_TEX0EN_MASK     0x02000000      /* S4 */
 
 322 #define SAVAGE_TEXDESCR_TEX1EN_MASK     0x04000000      /* S4 */
 
 324 /* Global fields in Savage4/Twister/ProSavage 3D registers:
 
 326  * All texture registers and DrawLocalCtrl are local. All other
 
 327  * registers are global. */
 
 329 /* Global fields in Savage3D/MX/IX 3D registers:
 
 331  * All texture registers are local. DrawCtrl and ZBufCtrl are
 
 332  * partially local. All other registers are global.
 
 334  * DrawCtrl global fields: cullMode, alphaTestCmpFunc, alphaTestEn, alphaRefVal
 
 335  * ZBufCtrl global fields: zCmpFunc, zBufEn
 
 337 #define SAVAGE_DRAWCTRL_S3D_GLOBAL      0x03f3c00c
 
 338 #define SAVAGE_ZBUFCTRL_S3D_GLOBAL      0x00000027
 
 340 /* Masks for scissor bits (drawCtrl[01] on s4, scissorStart/End on s3d)
 
 342 #define SAVAGE_SCISSOR_MASK_S4          0x00fff7ff
 
 343 #define SAVAGE_SCISSOR_MASK_S3D         0x07ff07ff
 
 348 #define BCI_CMD_NOP                  0x40000000
 
 349 #define BCI_CMD_RECT                 0x48000000
 
 350 #define BCI_CMD_RECT_XP              0x01000000
 
 351 #define BCI_CMD_RECT_YP              0x02000000
 
 352 #define BCI_CMD_SCANLINE             0x50000000
 
 353 #define BCI_CMD_LINE                 0x5C000000
 
 354 #define BCI_CMD_LINE_LAST_PIXEL      0x58000000
 
 355 #define BCI_CMD_BYTE_TEXT            0x63000000
 
 356 #define BCI_CMD_NT_BYTE_TEXT         0x67000000
 
 357 #define BCI_CMD_BIT_TEXT             0x6C000000
 
 358 #define BCI_CMD_GET_ROP(cmd)         (((cmd) >> 16) & 0xFF)
 
 359 #define BCI_CMD_SET_ROP(cmd, rop)    ((cmd) |= ((rop & 0xFF) << 16))
 
 360 #define BCI_CMD_SEND_COLOR           0x00008000
 
 362 #define BCI_CMD_CLIP_NONE            0x00000000
 
 363 #define BCI_CMD_CLIP_CURRENT         0x00002000
 
 364 #define BCI_CMD_CLIP_LR              0x00004000
 
 365 #define BCI_CMD_CLIP_NEW             0x00006000
 
 367 #define BCI_CMD_DEST_GBD             0x00000000
 
 368 #define BCI_CMD_DEST_PBD             0x00000800
 
 369 #define BCI_CMD_DEST_PBD_NEW         0x00000C00
 
 370 #define BCI_CMD_DEST_SBD             0x00001000
 
 371 #define BCI_CMD_DEST_SBD_NEW         0x00001400
 
 373 #define BCI_CMD_SRC_TRANSPARENT      0x00000200
 
 374 #define BCI_CMD_SRC_SOLID            0x00000000
 
 375 #define BCI_CMD_SRC_GBD              0x00000020
 
 376 #define BCI_CMD_SRC_COLOR            0x00000040
 
 377 #define BCI_CMD_SRC_MONO             0x00000060
 
 378 #define BCI_CMD_SRC_PBD_COLOR        0x00000080
 
 379 #define BCI_CMD_SRC_PBD_MONO         0x000000A0
 
 380 #define BCI_CMD_SRC_PBD_COLOR_NEW    0x000000C0
 
 381 #define BCI_CMD_SRC_PBD_MONO_NEW     0x000000E0
 
 382 #define BCI_CMD_SRC_SBD_COLOR        0x00000100
 
 383 #define BCI_CMD_SRC_SBD_MONO         0x00000120
 
 384 #define BCI_CMD_SRC_SBD_COLOR_NEW    0x00000140
 
 385 #define BCI_CMD_SRC_SBD_MONO_NEW     0x00000160
 
 387 #define BCI_CMD_PAT_TRANSPARENT      0x00000010
 
 388 #define BCI_CMD_PAT_NONE             0x00000000
 
 389 #define BCI_CMD_PAT_COLOR            0x00000002
 
 390 #define BCI_CMD_PAT_MONO             0x00000003
 
 391 #define BCI_CMD_PAT_PBD_COLOR        0x00000004
 
 392 #define BCI_CMD_PAT_PBD_MONO         0x00000005
 
 393 #define BCI_CMD_PAT_PBD_COLOR_NEW    0x00000006
 
 394 #define BCI_CMD_PAT_PBD_MONO_NEW     0x00000007
 
 395 #define BCI_CMD_PAT_SBD_COLOR        0x00000008
 
 396 #define BCI_CMD_PAT_SBD_MONO         0x00000009
 
 397 #define BCI_CMD_PAT_SBD_COLOR_NEW    0x0000000A
 
 398 #define BCI_CMD_PAT_SBD_MONO_NEW     0x0000000B
 
 400 #define BCI_BD_BW_DISABLE            0x10000000
 
 401 #define BCI_BD_TILE_MASK             0x03000000
 
 402 #define BCI_BD_TILE_NONE             0x00000000
 
 403 #define BCI_BD_TILE_16               0x02000000
 
 404 #define BCI_BD_TILE_32               0x03000000
 
 405 #define BCI_BD_GET_BPP(bd)           (((bd) >> 16) & 0xFF)
 
 406 #define BCI_BD_SET_BPP(bd, bpp)      ((bd) |= (((bpp) & 0xFF) << 16))
 
 407 #define BCI_BD_GET_STRIDE(bd)        ((bd) & 0xFFFF)
 
 408 #define BCI_BD_SET_STRIDE(bd, st)    ((bd) |= ((st) & 0xFFFF))
 
 410 #define BCI_CMD_SET_REGISTER            0x96000000
 
 412 #define BCI_CMD_WAIT                    0xC0000000
 
 413 #define BCI_CMD_WAIT_3D                 0x00010000
 
 414 #define BCI_CMD_WAIT_2D                 0x00020000
 
 416 #define BCI_CMD_UPDATE_EVENT_TAG        0x98000000
 
 418 #define BCI_CMD_DRAW_PRIM               0x80000000
 
 419 #define BCI_CMD_DRAW_INDEXED_PRIM       0x88000000
 
 420 #define BCI_CMD_DRAW_CONT               0x01000000
 
 421 #define BCI_CMD_DRAW_TRILIST            0x00000000
 
 422 #define BCI_CMD_DRAW_TRISTRIP           0x02000000
 
 423 #define BCI_CMD_DRAW_TRIFAN             0x04000000
 
 424 #define BCI_CMD_DRAW_SKIPFLAGS          0x000000ff
 
 425 #define BCI_CMD_DRAW_NO_Z               0x00000001
 
 426 #define BCI_CMD_DRAW_NO_W               0x00000002
 
 427 #define BCI_CMD_DRAW_NO_CD              0x00000004
 
 428 #define BCI_CMD_DRAW_NO_CS              0x00000008
 
 429 #define BCI_CMD_DRAW_NO_U0              0x00000010
 
 430 #define BCI_CMD_DRAW_NO_V0              0x00000020
 
 431 #define BCI_CMD_DRAW_NO_UV0             0x00000030
 
 432 #define BCI_CMD_DRAW_NO_U1              0x00000040
 
 433 #define BCI_CMD_DRAW_NO_V1              0x00000080
 
 434 #define BCI_CMD_DRAW_NO_UV1             0x000000c0
 
 436 #define BCI_CMD_DMA                     0xa8000000
 
 438 #define BCI_W_H(w, h)                ((((h) << 16) | (w)) & 0x0FFF0FFF)
 
 439 #define BCI_X_Y(x, y)                ((((y) << 16) | (x)) & 0x0FFF0FFF)
 
 440 #define BCI_X_W(x, y)                ((((w) << 16) | (x)) & 0x0FFF0FFF)
 
 441 #define BCI_CLIP_LR(l, r)            ((((r) << 16) | (l)) & 0x0FFF0FFF)
 
 442 #define BCI_CLIP_TL(t, l)            ((((t) << 16) | (l)) & 0x0FFF0FFF)
 
 443 #define BCI_CLIP_BR(b, r)            ((((b) << 16) | (r)) & 0x0FFF0FFF)
 
 445 #define BCI_LINE_X_Y(x, y)           (((y) << 16) | ((x) & 0xFFFF))
 
 446 #define BCI_LINE_STEPS(diag, axi)    (((axi) << 16) | ((diag) & 0xFFFF))
 
 447 #define BCI_LINE_MISC(maj, ym, xp, yp, err) \
 
 448         (((maj) & 0x1FFF) | \
 
 449         ((ym) ? 1<<13 : 0) | \
 
 450         ((xp) ? 1<<14 : 0) | \
 
 451         ((yp) ? 1<<15 : 0) | \
 
 457 #define BCI_SET_REGISTERS( first, n )                   \
 
 458         BCI_WRITE(BCI_CMD_SET_REGISTER |                \
 
 459                   ((uint32_t)(n) & 0xff) << 16 |        \
 
 460                   ((uint32_t)(first) & 0xffff))
 
 461 #define DMA_SET_REGISTERS( first, n )                   \
 
 462         DMA_WRITE(BCI_CMD_SET_REGISTER |                \
 
 463                   ((uint32_t)(n) & 0xff) << 16 |        \
 
 464                   ((uint32_t)(first) & 0xffff))
 
 466 #define BCI_DRAW_PRIMITIVE(n, type, skip)         \
 
 467         BCI_WRITE(BCI_CMD_DRAW_PRIM | (type) | (skip) | \
 
 469 #define DMA_DRAW_PRIMITIVE(n, type, skip)         \
 
 470         DMA_WRITE(BCI_CMD_DRAW_PRIM | (type) | (skip) | \
 
 473 #define BCI_DRAW_INDICES_S3D(n, type, i0)         \
 
 474         BCI_WRITE(BCI_CMD_DRAW_INDEXED_PRIM | (type) |  \
 
 477 #define BCI_DRAW_INDICES_S4(n, type, skip)        \
 
 478         BCI_WRITE(BCI_CMD_DRAW_INDEXED_PRIM | (type) |  \
 
 479                   (skip) | ((n) << 16))
 
 482         BCI_WRITE(BCI_CMD_DMA | (((n) >> 1) - 1))
 
 487 #define SAVAGE_READ(reg)        DRM_READ32(  dev_priv->mmio, (reg) )
 
 488 #define SAVAGE_WRITE(reg)       DRM_WRITE32( dev_priv->mmio, (reg) )
 
 491  * access to the burst command interface (BCI)
 
 493 #define SAVAGE_BCI_DEBUG 1
 
 495 #define BCI_LOCALS    volatile uint32_t *bci_ptr;
 
 497 #define BEGIN_BCI( n ) do {                     \
 
 498         dev_priv->wait_fifo(dev_priv, (n));     \
 
 499         bci_ptr = dev_priv->bci_ptr;            \
 
 502 #define BCI_WRITE( val ) *bci_ptr++ = (uint32_t)(val)
 
 505  * command DMA support
 
 507 #define SAVAGE_DMA_DEBUG 1
 
 509 #define DMA_LOCALS   uint32_t *dma_ptr;
 
 511 #define BEGIN_DMA( n ) do {                                             \
 
 512         unsigned int cur = dev_priv->current_dma_page;                  \
 
 513         unsigned int rest = SAVAGE_DMA_PAGE_SIZE -                      \
 
 514                 dev_priv->dma_pages[cur].used;                          \
 
 516                 dma_ptr = savage_dma_alloc(dev_priv, (n));              \
 
 517         } else { /* fast path for small allocations */                  \
 
 518                 dma_ptr = (uint32_t *)dev_priv->cmd_dma->handle +       \
 
 519                         cur * SAVAGE_DMA_PAGE_SIZE +                    \
 
 520                         dev_priv->dma_pages[cur].used;                  \
 
 521                 if (dev_priv->dma_pages[cur].used == 0)                 \
 
 522                         savage_dma_wait(dev_priv, cur);                 \
 
 523                 dev_priv->dma_pages[cur].used += (n);                   \
 
 527 #define DMA_WRITE( val ) *dma_ptr++ = (uint32_t)(val)
 
 529 #define DMA_COPY(src, n) do {                                   \
 
 530         memcpy(dma_ptr, (src), (n)*4);                          \
 
 535 #define DMA_COMMIT() do {                                               \
 
 536         unsigned int cur = dev_priv->current_dma_page;                  \
 
 537         uint32_t *expected = (uint32_t *)dev_priv->cmd_dma->handle +    \
 
 538                         cur * SAVAGE_DMA_PAGE_SIZE +                    \
 
 539                         dev_priv->dma_pages[cur].used;                  \
 
 540         if (dma_ptr != expected) {                                      \
 
 541                 DRM_ERROR("DMA allocation and use don't match: "        \
 
 542                           "%p != %p\n", expected, dma_ptr);             \
 
 543                 savage_dma_reset(dev_priv);                             \
 
 547 #define DMA_COMMIT() do {/* nothing */} while(0)
 
 550 #define DMA_FLUSH() dev_priv->dma_flush(dev_priv)
 
 552 /* Buffer aging via event tag
 
 555 #define UPDATE_EVENT_COUNTER( ) do {                    \
 
 556         if (dev_priv->status_ptr) {                     \
 
 558                 /* coordinate with Xserver */           \
 
 559                 count = dev_priv->status_ptr[1023];     \
 
 560                 if (count < dev_priv->event_counter)    \
 
 561                         dev_priv->event_wrap++;         \
 
 562                 dev_priv->event_counter = count;        \
 
 566 #define SET_AGE( age, e, w ) do {       \
 
 571 #define TEST_AGE( age, e, w )                           \
 
 572         ( (age)->wrap < (w) || ( (age)->wrap == (w) && (age)->event <= (e) ) )
 
 574 #endif                          /* __SAVAGE_DRV_H__ */