2 * Copyright 2002 Momentum Computer
3 * Author: mdharm@momenco.com
4 * Copyright (C) 2004 Ralf Baechle <ralf@linux-mips.org>
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
11 #include <linux/module.h>
12 #include <linux/interrupt.h>
13 #include <linux/kernel.h>
14 #include <linux/kernel_stat.h>
15 #include <linux/mv643xx.h>
16 #include <linux/sched.h>
18 #include <asm/ptrace.h>
21 #include <asm/marvell.h>
23 static unsigned int irq_base;
25 static inline int ls1bit32(unsigned int x)
29 s = 16; if (x << 16 == 0) s = 0; b -= s; x <<= s;
30 s = 8; if (x << 8 == 0) s = 0; b -= s; x <<= s;
31 s = 4; if (x << 4 == 0) s = 0; b -= s; x <<= s;
32 s = 2; if (x << 2 == 0) s = 0; b -= s; x <<= s;
33 s = 1; if (x << 1 == 0) s = 0; b -= s;
38 /* mask off an interrupt -- 1 is enable, 0 is disable */
39 static inline void mask_mv64340_irq(unsigned int irq)
43 if (irq < (irq_base + 32)) {
44 value = MV_READ(MV64340_INTERRUPT0_MASK_0_LOW);
45 value &= ~(1 << (irq - irq_base));
46 MV_WRITE(MV64340_INTERRUPT0_MASK_0_LOW, value);
48 value = MV_READ(MV64340_INTERRUPT0_MASK_0_HIGH);
49 value &= ~(1 << (irq - irq_base - 32));
50 MV_WRITE(MV64340_INTERRUPT0_MASK_0_HIGH, value);
54 /* unmask an interrupt -- 1 is enable, 0 is disable */
55 static inline void unmask_mv64340_irq(unsigned int irq)
59 if (irq < (irq_base + 32)) {
60 value = MV_READ(MV64340_INTERRUPT0_MASK_0_LOW);
61 value |= 1 << (irq - irq_base);
62 MV_WRITE(MV64340_INTERRUPT0_MASK_0_LOW, value);
64 value = MV_READ(MV64340_INTERRUPT0_MASK_0_HIGH);
65 value |= 1 << (irq - irq_base - 32);
66 MV_WRITE(MV64340_INTERRUPT0_MASK_0_HIGH, value);
71 * Enables the IRQ on Marvell Chip
73 static void enable_mv64340_irq(unsigned int irq)
75 unmask_mv64340_irq(irq);
79 * Initialize the IRQ on Marvell Chip
81 static unsigned int startup_mv64340_irq(unsigned int irq)
83 unmask_mv64340_irq(irq);
88 * Disables the IRQ on Marvell Chip
90 static void disable_mv64340_irq(unsigned int irq)
92 mask_mv64340_irq(irq);
96 * Masks and ACKs an IRQ
98 static void mask_and_ack_mv64340_irq(unsigned int irq)
100 mask_mv64340_irq(irq);
106 static void end_mv64340_irq(unsigned int irq)
108 if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
109 unmask_mv64340_irq(irq);
113 * Interrupt handler for interrupts coming from the Marvell chip.
114 * It could be built in ethernet ports etc...
116 void ll_mv64340_irq(struct pt_regs *regs)
118 unsigned int irq_src_low, irq_src_high;
119 unsigned int irq_mask_low, irq_mask_high;
121 /* read the interrupt status registers */
122 irq_mask_low = MV_READ(MV64340_INTERRUPT0_MASK_0_LOW);
123 irq_mask_high = MV_READ(MV64340_INTERRUPT0_MASK_0_HIGH);
124 irq_src_low = MV_READ(MV64340_MAIN_INTERRUPT_CAUSE_LOW);
125 irq_src_high = MV_READ(MV64340_MAIN_INTERRUPT_CAUSE_HIGH);
127 /* mask for just the interrupts we want */
128 irq_src_low &= irq_mask_low;
129 irq_src_high &= irq_mask_high;
132 do_IRQ(ls1bit32(irq_src_low) + irq_base, regs);
134 do_IRQ(ls1bit32(irq_src_high) + irq_base + 32, regs);
137 #define shutdown_mv64340_irq disable_mv64340_irq
139 struct hw_interrupt_type mv64340_irq_type = {
140 .typename = "MV-64340",
141 .startup = startup_mv64340_irq,
142 .shutdown = shutdown_mv64340_irq,
143 .enable = enable_mv64340_irq,
144 .disable = disable_mv64340_irq,
145 .ack = mask_and_ack_mv64340_irq,
146 .end = end_mv64340_irq,
149 void __init mv64340_irq_init(unsigned int base)
153 /* Reset irq handlers pointers to NULL */
154 for (i = base; i < base + 64; i++) {
155 irq_desc[i].status = IRQ_DISABLED;
156 irq_desc[i].action = 0;
157 irq_desc[i].depth = 2;
158 irq_desc[i].handler = &mv64340_irq_type;