4 * AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
5 * IDE driver for Linux.
7 * Copyright (c) 2000-2002 Vojtech Pavlik
9 * Based on the work of:
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of the GNU General Public License version 2 as published by
16 * the Free Software Foundation.
19 #include <linux/module.h>
20 #include <linux/kernel.h>
21 #include <linux/ioport.h>
22 #include <linux/blkdev.h>
23 #include <linux/pci.h>
24 #include <linux/init.h>
25 #include <linux/ide.h>
28 #include "ide-timing.h"
30 #define DISPLAY_AMD_TIMINGS
32 #define AMD_IDE_ENABLE (0x00 + amd_config->base)
33 #define AMD_IDE_CONFIG (0x01 + amd_config->base)
34 #define AMD_CABLE_DETECT (0x02 + amd_config->base)
35 #define AMD_DRIVE_TIMING (0x08 + amd_config->base)
36 #define AMD_8BIT_TIMING (0x0e + amd_config->base)
37 #define AMD_ADDRESS_SETUP (0x0c + amd_config->base)
38 #define AMD_UDMA_TIMING (0x10 + amd_config->base)
41 #define AMD_UDMA_33 0x01
42 #define AMD_UDMA_66 0x02
43 #define AMD_UDMA_100 0x03
44 #define AMD_UDMA_133 0x04
45 #define AMD_CHECK_SWDMA 0x08
46 #define AMD_BAD_SWDMA 0x10
47 #define AMD_BAD_FIFO 0x20
48 #define AMD_CHECK_SERENADE 0x40
51 * AMD SouthBridge chips.
54 static struct amd_ide_chip {
59 { PCI_DEVICE_ID_AMD_COBRA_7401, 0x40, AMD_UDMA_33 | AMD_BAD_SWDMA },
60 { PCI_DEVICE_ID_AMD_VIPER_7409, 0x40, AMD_UDMA_66 | AMD_CHECK_SWDMA },
61 { PCI_DEVICE_ID_AMD_VIPER_7411, 0x40, AMD_UDMA_100 | AMD_BAD_FIFO },
62 { PCI_DEVICE_ID_AMD_OPUS_7441, 0x40, AMD_UDMA_100 },
63 { PCI_DEVICE_ID_AMD_8111_IDE, 0x40, AMD_UDMA_133 | AMD_CHECK_SERENADE },
64 { PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, 0x50, AMD_UDMA_100 },
65 { PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, 0x50, AMD_UDMA_133 },
66 { PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, 0x50, AMD_UDMA_133 },
67 { PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, 0x50, AMD_UDMA_133 },
68 { PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, 0x50, AMD_UDMA_133 },
69 { PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, 0x50, AMD_UDMA_133 },
70 { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, 0x50, AMD_UDMA_133 },
71 { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, 0x50, AMD_UDMA_133 },
72 { PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, 0x50, AMD_UDMA_133 },
73 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, 0x50, AMD_UDMA_133 },
74 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, 0x50, AMD_UDMA_133 },
75 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, 0x50, AMD_UDMA_133 },
76 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE, 0x50, AMD_UDMA_133 },
77 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE, 0x50, AMD_UDMA_133 },
78 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE, 0x50, AMD_UDMA_133 },
79 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE, 0x50, AMD_UDMA_133 },
80 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE, 0x50, AMD_UDMA_133 },
81 { PCI_DEVICE_ID_AMD_CS5536_IDE, 0x40, AMD_UDMA_100 },
85 static struct amd_ide_chip *amd_config;
86 static ide_pci_device_t *amd_chipset;
87 static unsigned int amd_80w;
88 static unsigned int amd_clock;
90 static char *amd_dma[] = { "MWDMA16", "UDMA33", "UDMA66", "UDMA100", "UDMA133" };
91 static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
97 #ifdef CONFIG_IDE_PROC_FS
99 #include <linux/stat.h>
100 #include <linux/proc_fs.h>
102 static u8 amd74xx_proc;
104 static unsigned char amd_udma2cyc[] = { 4, 6, 8, 10, 3, 2, 1, 15 };
105 static unsigned long amd_base;
106 static struct pci_dev *bmide_dev;
107 extern int (*amd74xx_display_info)(char *, char **, off_t, int); /* ide-proc.c */
109 #define amd_print(format, arg...) p += sprintf(p, format "\n" , ## arg)
110 #define amd_print_drive(name, format, arg...)\
111 p += sprintf(p, name); for (i = 0; i < 4; i++) p += sprintf(p, format, ## arg); p += sprintf(p, "\n");
113 static int amd74xx_get_info(char *buffer, char **addr, off_t offset, int count)
115 int speed[4], cycle[4], setup[4], active[4], recover[4], den[4],
116 uen[4], udma[4], active8b[4], recover8b[4];
117 struct pci_dev *dev = bmide_dev;
118 unsigned int v, u, i;
124 amd_print("----------AMD BusMastering IDE Configuration----------------");
126 amd_print("Driver Version: 2.13");
127 amd_print("South Bridge: %s", pci_name(bmide_dev));
129 pci_read_config_byte(dev, PCI_REVISION_ID, &t);
130 amd_print("Revision: IDE %#x", t);
131 amd_print("Highest DMA rate: %s", amd_dma[amd_config->flags & AMD_UDMA]);
133 amd_print("BM-DMA base: %#lx", amd_base);
134 amd_print("PCI clock: %d.%dMHz", amd_clock / 1000, amd_clock / 100 % 10);
136 amd_print("-----------------------Primary IDE-------Secondary IDE------");
138 pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
139 amd_print("Prefetch Buffer: %10s%20s", (t & 0x80) ? "yes" : "no", (t & 0x20) ? "yes" : "no");
140 amd_print("Post Write Buffer: %10s%20s", (t & 0x40) ? "yes" : "no", (t & 0x10) ? "yes" : "no");
142 pci_read_config_byte(dev, AMD_IDE_ENABLE, &t);
143 amd_print("Enabled: %10s%20s", (t & 0x02) ? "yes" : "no", (t & 0x01) ? "yes" : "no");
145 c = inb(amd_base + 0x02) | (inb(amd_base + 0x0a) << 8);
146 amd_print("Simplex only: %10s%20s", (c & 0x80) ? "yes" : "no", (c & 0x8000) ? "yes" : "no");
148 amd_print("Cable Type: %10s%20s", (amd_80w & 1) ? "80w" : "40w", (amd_80w & 2) ? "80w" : "40w");
153 amd_print("-------------------drive0----drive1----drive2----drive3-----");
155 pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
156 pci_read_config_dword(dev, AMD_DRIVE_TIMING, &v);
157 pci_read_config_word(dev, AMD_8BIT_TIMING, &w);
158 pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
160 for (i = 0; i < 4; i++) {
161 setup[i] = ((t >> ((3 - i) << 1)) & 0x3) + 1;
162 recover8b[i] = ((w >> ((1 - (i >> 1)) << 3)) & 0xf) + 1;
163 active8b[i] = ((w >> (((1 - (i >> 1)) << 3) + 4)) & 0xf) + 1;
164 active[i] = ((v >> (((3 - i) << 3) + 4)) & 0xf) + 1;
165 recover[i] = ((v >> ((3 - i) << 3)) & 0xf) + 1;
167 udma[i] = amd_udma2cyc[((u >> ((3 - i) << 3)) & 0x7)];
168 uen[i] = ((u >> ((3 - i) << 3)) & 0x40) ? 1 : 0;
169 den[i] = (c & ((i & 1) ? 0x40 : 0x20) << ((i & 2) << 2));
171 if (den[i] && uen[i] && udma[i] == 1) {
172 speed[i] = amd_clock * 3;
173 cycle[i] = 666666 / amd_clock;
177 if (den[i] && uen[i] && udma[i] == 15) {
178 speed[i] = amd_clock * 4;
179 cycle[i] = 500000 / amd_clock;
183 speed[i] = 4 * amd_clock / ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2);
184 cycle[i] = 1000000 * ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2) / amd_clock / 2;
187 amd_print_drive("Transfer Mode: ", "%10s", den[i] ? (uen[i] ? "UDMA" : "DMA") : "PIO");
189 amd_print_drive("Address Setup: ", "%8dns", 1000000 * setup[i] / amd_clock);
190 amd_print_drive("Cmd Active: ", "%8dns", 1000000 * active8b[i] / amd_clock);
191 amd_print_drive("Cmd Recovery: ", "%8dns", 1000000 * recover8b[i] / amd_clock);
192 amd_print_drive("Data Active: ", "%8dns", 1000000 * active[i] / amd_clock);
193 amd_print_drive("Data Recovery: ", "%8dns", 1000000 * recover[i] / amd_clock);
194 amd_print_drive("Cycle Time: ", "%8dns", cycle[i]);
195 amd_print_drive("Transfer Rate: ", "%4d.%dMB/s", speed[i] / 1000, speed[i] / 100 % 10);
197 /* hoping p - buffer is less than 4K... */
198 len = (p - buffer) - offset;
199 *addr = buffer + offset;
201 return len > count ? count : len;
207 * amd_set_speed() writes timing values to the chipset registers
210 static void amd_set_speed(struct pci_dev *dev, unsigned char dn, struct ide_timing *timing)
214 pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
215 t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
216 pci_write_config_byte(dev, AMD_ADDRESS_SETUP, t);
218 pci_write_config_byte(dev, AMD_8BIT_TIMING + (1 - (dn >> 1)),
219 ((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
221 pci_write_config_byte(dev, AMD_DRIVE_TIMING + (3 - dn),
222 ((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
224 switch (amd_config->flags & AMD_UDMA) {
225 case AMD_UDMA_33: t = timing->udma ? (0xc0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
226 case AMD_UDMA_66: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 2, 10)]) : 0x03; break;
227 case AMD_UDMA_100: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 10)]) : 0x03; break;
228 case AMD_UDMA_133: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 15)]) : 0x03; break;
232 pci_write_config_byte(dev, AMD_UDMA_TIMING + (3 - dn), t);
236 * amd_set_drive() computes timing values configures the drive and
237 * the chipset to a desired transfer mode. It also can be called
241 static int amd_set_drive(ide_drive_t *drive, u8 speed)
243 ide_drive_t *peer = HWIF(drive)->drives + (~drive->dn & 1);
244 struct ide_timing t, p;
247 if (speed != XFER_PIO_SLOW && speed != drive->current_speed)
248 if (ide_config_drive_speed(drive, speed))
249 printk(KERN_WARNING "ide%d: Drive %d didn't accept speed setting. Oh, well.\n",
250 drive->dn >> 1, drive->dn & 1);
252 T = 1000000000 / amd_clock;
253 UT = T / min_t(int, max_t(int, amd_config->flags & AMD_UDMA, 1), 2);
255 ide_timing_compute(drive, speed, &t, T, UT);
258 ide_timing_compute(peer, peer->current_speed, &p, T, UT);
259 ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
262 if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
263 if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
265 amd_set_speed(HWIF(drive)->pci_dev, drive->dn, &t);
267 if (!drive->init_speed)
268 drive->init_speed = speed;
269 drive->current_speed = speed;
275 * amd74xx_tune_drive() is a callback from upper layers for
279 static void amd74xx_tune_drive(ide_drive_t *drive, u8 pio)
282 amd_set_drive(drive, ide_find_best_mode(drive, XFER_PIO | XFER_EPIO));
286 amd_set_drive(drive, XFER_PIO_0 + min_t(byte, pio, 5));
290 * amd74xx_dmaproc() is a callback from upper layers that can do
291 * a lot, but we use it for DMA/PIO tuning only, delegating everything
292 * else to the default ide_dmaproc().
295 static int amd74xx_ide_dma_check(ide_drive_t *drive)
297 int w80 = HWIF(drive)->udma_four;
299 u8 speed = ide_find_best_mode(drive,
300 XFER_PIO | XFER_EPIO | XFER_MWDMA | XFER_UDMA |
301 ((amd_config->flags & AMD_BAD_SWDMA) ? 0 : XFER_SWDMA) |
302 (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_66 ? XFER_UDMA_66 : 0) |
303 (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_100 ? XFER_UDMA_100 : 0) |
304 (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_133 ? XFER_UDMA_133 : 0));
306 amd_set_drive(drive, speed);
308 if (drive->autodma && (speed & XFER_MODE) != XFER_PIO)
315 * The initialization callback. Here we determine the IDE chip type
316 * and initialize its drive independent registers.
319 static unsigned int __devinit init_chipset_amd74xx(struct pci_dev *dev, const char *name)
326 * Check for bad SWDMA.
329 if (amd_config->flags & AMD_CHECK_SWDMA) {
330 pci_read_config_byte(dev, PCI_REVISION_ID, &t);
332 amd_config->flags |= AMD_BAD_SWDMA;
336 * Check 80-wire cable presence.
339 switch (amd_config->flags & AMD_UDMA) {
343 pci_read_config_byte(dev, AMD_CABLE_DETECT, &t);
344 pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
345 amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
346 for (i = 24; i >= 0; i -= 8)
347 if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
348 printk(KERN_WARNING "%s: BIOS didn't set cable bits correctly. Enabling workaround.\n",
350 amd_80w |= (1 << (1 - (i >> 4)));
355 /* no host side cable detection */
361 * Take care of prefetch & postwrite.
364 pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
365 pci_write_config_byte(dev, AMD_IDE_CONFIG,
366 (amd_config->flags & AMD_BAD_FIFO) ? (t & 0x0f) : (t | 0xf0));
369 * Take care of incorrectly wired Serenade mainboards.
372 if ((amd_config->flags & AMD_CHECK_SERENADE) &&
373 dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
374 dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
375 amd_config->flags = AMD_UDMA_100;
378 * Determine the system bus clock.
381 amd_clock = system_bus_clock() * 1000;
384 case 33000: amd_clock = 33333; break;
385 case 37000: amd_clock = 37500; break;
386 case 41000: amd_clock = 41666; break;
389 if (amd_clock < 20000 || amd_clock > 50000) {
390 printk(KERN_WARNING "%s: User given PCI clock speed impossible (%d), using 33 MHz instead.\n",
391 amd_chipset->name, amd_clock);
396 * Print the boot message.
399 pci_read_config_byte(dev, PCI_REVISION_ID, &t);
400 printk(KERN_INFO "%s: %s (rev %02x) %s controller\n",
401 amd_chipset->name, pci_name(dev), t, amd_dma[amd_config->flags & AMD_UDMA]);
404 * Register /proc/ide/amd74xx entry
407 #if defined(DISPLAY_AMD_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
409 amd_base = pci_resource_start(dev, 4);
411 ide_pci_create_host_proc("amd74xx", amd74xx_get_info);
414 #endif /* DISPLAY_AMD_TIMINGS && CONFIG_IDE_PROC_FS */
419 static void __devinit init_hwif_amd74xx(ide_hwif_t *hwif)
423 if (hwif->irq == 0) /* 0 is bogus but will do for now */
424 hwif->irq = pci_get_legacy_ide_irq(hwif->pci_dev, hwif->channel);
428 hwif->tuneproc = &amd74xx_tune_drive;
429 hwif->speedproc = &amd_set_drive;
431 for (i = 0; i < 2; i++) {
432 hwif->drives[i].io_32bit = 1;
433 hwif->drives[i].unmask = 1;
434 hwif->drives[i].autotune = 1;
435 hwif->drives[i].dn = hwif->channel * 2 + i;
442 hwif->ultra_mask = 0x7f;
443 hwif->mwdma_mask = 0x07;
444 hwif->swdma_mask = 0x07;
446 if (!hwif->udma_four)
447 hwif->udma_four = (amd_80w >> hwif->channel) & 1;
448 hwif->ide_dma_check = &amd74xx_ide_dma_check;
451 hwif->drives[0].autodma = hwif->autodma;
452 hwif->drives[1].autodma = hwif->autodma;
455 #define DECLARE_AMD_DEV(name_str) \
458 .init_chipset = init_chipset_amd74xx, \
459 .init_hwif = init_hwif_amd74xx, \
461 .autodma = AUTODMA, \
462 .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
463 .bootable = ON_BOARD, \
466 #define DECLARE_NV_DEV(name_str) \
469 .init_chipset = init_chipset_amd74xx, \
470 .init_hwif = init_hwif_amd74xx, \
472 .autodma = AUTODMA, \
473 .enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
474 .bootable = ON_BOARD, \
477 static ide_pci_device_t amd74xx_chipsets[] __devinitdata = {
478 /* 0 */ DECLARE_AMD_DEV("AMD7401"),
479 /* 1 */ DECLARE_AMD_DEV("AMD7409"),
480 /* 2 */ DECLARE_AMD_DEV("AMD7411"),
481 /* 3 */ DECLARE_AMD_DEV("AMD7441"),
482 /* 4 */ DECLARE_AMD_DEV("AMD8111"),
484 /* 5 */ DECLARE_NV_DEV("NFORCE"),
485 /* 6 */ DECLARE_NV_DEV("NFORCE2"),
486 /* 7 */ DECLARE_NV_DEV("NFORCE2-U400R"),
487 /* 8 */ DECLARE_NV_DEV("NFORCE2-U400R-SATA"),
488 /* 9 */ DECLARE_NV_DEV("NFORCE3-150"),
489 /* 10 */ DECLARE_NV_DEV("NFORCE3-250"),
490 /* 11 */ DECLARE_NV_DEV("NFORCE3-250-SATA"),
491 /* 12 */ DECLARE_NV_DEV("NFORCE3-250-SATA2"),
492 /* 13 */ DECLARE_NV_DEV("NFORCE-CK804"),
493 /* 14 */ DECLARE_NV_DEV("NFORCE-MCP04"),
494 /* 15 */ DECLARE_NV_DEV("NFORCE-MCP51"),
495 /* 16 */ DECLARE_NV_DEV("NFORCE-MCP55"),
496 /* 17 */ DECLARE_NV_DEV("NFORCE-MCP61"),
497 /* 18 */ DECLARE_NV_DEV("NFORCE-MCP65"),
498 /* 19 */ DECLARE_NV_DEV("NFORCE-MCP67"),
499 /* 20 */ DECLARE_NV_DEV("NFORCE-MCP73"),
500 /* 21 */ DECLARE_NV_DEV("NFORCE-MCP77"),
501 /* 22 */ DECLARE_AMD_DEV("AMD5536"),
504 static int __devinit amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
506 amd_chipset = amd74xx_chipsets + id->driver_data;
507 amd_config = amd_ide_chips + id->driver_data;
508 if (dev->device != amd_config->id) {
509 printk(KERN_ERR "%s: assertion 0x%02x == 0x%02x failed !\n",
510 pci_name(dev), dev->device, amd_config->id);
513 return ide_setup_pci_device(dev, amd_chipset);
516 static struct pci_device_id amd74xx_pci_tbl[] = {
517 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_COBRA_7401, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
518 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7409, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
519 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
520 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_OPUS_7441, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
521 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
522 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5 },
523 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6 },
524 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7 },
525 #ifdef CONFIG_BLK_DEV_IDE_SATA
526 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8 },
528 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9 },
529 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10 },
530 #ifdef CONFIG_BLK_DEV_IDE_SATA
531 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11 },
532 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12 },
534 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13 },
535 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14 },
536 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15 },
537 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16 },
538 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17 },
539 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18 },
540 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19 },
541 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20 },
542 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 21 },
543 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 22 },
546 MODULE_DEVICE_TABLE(pci, amd74xx_pci_tbl);
548 static struct pci_driver driver = {
550 .id_table = amd74xx_pci_tbl,
551 .probe = amd74xx_probe,
554 static int __init amd74xx_ide_init(void)
556 return ide_pci_register_driver(&driver);
559 module_init(amd74xx_ide_init);
561 MODULE_AUTHOR("Vojtech Pavlik");
562 MODULE_DESCRIPTION("AMD PCI IDE driver");
563 MODULE_LICENSE("GPL");