2 * Driver for the PSC of the Freescale MPC52xx PSCs configured as UARTs.
4 * FIXME According to the usermanual the status bits in the status register
5 * are only updated when the peripherals access the FIFO and not when the
6 * CPU access them. So since we use this bits to know when we stop writing
7 * and reading, they may not be updated in-time and a race condition may
8 * exists. But I haven't be able to prove this and I don't care. But if
9 * any problem arises, it might worth checking. The TX/RX FIFO Stats
10 * registers should be used in addition.
11 * Update: Actually, they seem updated ... At least the bits we use.
14 * Maintainer : Sylvain Munaut <tnt@246tNt.com>
16 * Some of the code has been inspired/copied from the 2.4 code written
17 * by Dale Farnsworth <dfarnsworth@mvista.com>.
19 * Copyright (C) 2008 Freescale Semiconductor Inc.
20 * John Rigby <jrigby@gmail.com>
21 * Added support for MPC5121
22 * Copyright (C) 2006 Secret Lab Technologies Ltd.
23 * Grant Likely <grant.likely@secretlab.ca>
24 * Copyright (C) 2004-2006 Sylvain Munaut <tnt@246tNt.com>
25 * Copyright (C) 2003 MontaVista, Software, Inc.
27 * This file is licensed under the terms of the GNU General Public License
28 * version 2. This program is licensed "as is" without any warranty of any
29 * kind, whether express or implied.
32 /* Platform device Usage :
34 * Since PSCs can have multiple function, the correct driver for each one
35 * is selected by calling mpc52xx_match_psc_function(...). The function
36 * handled by this driver is "uart".
38 * The driver init all necessary registers to place the PSC in uart mode without
39 * DCD. However, the pin multiplexing aren't changed and should be set either
40 * by the bootloader or in the platform init code.
42 * The idx field must be equal to the PSC index (e.g. 0 for PSC1, 1 for PSC2,
43 * and so on). So the PSC1 is mapped to /dev/ttyPSC0, PSC2 to /dev/ttyPSC1 and
44 * so on. But be warned, it's an ABSOLUTE REQUIREMENT ! This is needed mainly
45 * fpr the console code : without this 1:1 mapping, at early boot time, when we
46 * are parsing the kernel args console=ttyPSC?, we wouldn't know which PSC it
50 /* OF Platform device Usage :
52 * This driver is only used for PSCs configured in uart mode. The device
53 * tree will have a node for each PSC with "mpc52xx-psc-uart" in the compatible
56 * By default, PSC devices are enumerated in the order they are found. However
57 * a particular PSC number can be forces by adding 'device_no = <port#>'
60 * The driver init all necessary registers to place the PSC in uart mode without
61 * DCD. However, the pin multiplexing aren't changed and should be set either
62 * by the bootloader or in the platform init code.
67 #include <linux/device.h>
68 #include <linux/module.h>
69 #include <linux/tty.h>
70 #include <linux/serial.h>
71 #include <linux/sysrq.h>
72 #include <linux/console.h>
73 #include <linux/delay.h>
76 #include <linux/of_platform.h>
78 #include <asm/mpc52xx.h>
79 #include <asm/mpc52xx_psc.h>
81 #if defined(CONFIG_SERIAL_MPC52xx_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
85 #include <linux/serial_core.h>
88 /* We've been assigned a range on the "Low-density serial ports" major */
89 #define SERIAL_PSC_MAJOR 204
90 #define SERIAL_PSC_MINOR 148
93 #define ISR_PASS_LIMIT 256 /* Max number of iteration in the interrupt */
96 static struct uart_port mpc52xx_uart_ports[MPC52xx_PSC_MAXNUM];
97 /* Rem: - We use the read_status_mask as a shadow of
98 * psc->mpc52xx_psc_imr
99 * - It's important that is array is all zero on start as we
100 * use it to know if it's initialized or not ! If it's not sure
101 * it's cleared, then a memset(...,0,...) should be added to
105 /* lookup table for matching device nodes to index numbers */
106 static struct device_node *mpc52xx_uart_nodes[MPC52xx_PSC_MAXNUM];
108 static void mpc52xx_uart_of_enumerate(void);
111 #define PSC(port) ((struct mpc52xx_psc __iomem *)((port)->membase))
114 /* Forward declaration of the interruption handling routine */
115 static irqreturn_t mpc52xx_uart_int(int irq, void *dev_id);
118 /* Simple macro to test if a port is console or not. This one is taken
119 * for serial_core.c and maybe should be moved to serial_core.h ? */
120 #ifdef CONFIG_SERIAL_CORE_CONSOLE
121 #define uart_console(port) \
122 ((port)->cons && (port)->cons->index == (port)->line)
124 #define uart_console(port) (0)
127 /* ======================================================================== */
128 /* PSC fifo operations for isolating differences between 52xx and 512x */
129 /* ======================================================================== */
132 void (*fifo_init)(struct uart_port *port);
133 int (*raw_rx_rdy)(struct uart_port *port);
134 int (*raw_tx_rdy)(struct uart_port *port);
135 int (*rx_rdy)(struct uart_port *port);
136 int (*tx_rdy)(struct uart_port *port);
137 int (*tx_empty)(struct uart_port *port);
138 void (*stop_rx)(struct uart_port *port);
139 void (*start_tx)(struct uart_port *port);
140 void (*stop_tx)(struct uart_port *port);
141 void (*rx_clr_irq)(struct uart_port *port);
142 void (*tx_clr_irq)(struct uart_port *port);
143 void (*write_char)(struct uart_port *port, unsigned char c);
144 unsigned char (*read_char)(struct uart_port *port);
145 void (*cw_disable_ints)(struct uart_port *port);
146 void (*cw_restore_ints)(struct uart_port *port);
147 unsigned long (*getuartclk)(void *p);
150 #ifdef CONFIG_PPC_MPC52xx
151 #define FIFO_52xx(port) ((struct mpc52xx_psc_fifo __iomem *)(PSC(port)+1))
152 static void mpc52xx_psc_fifo_init(struct uart_port *port)
154 struct mpc52xx_psc __iomem *psc = PSC(port);
155 struct mpc52xx_psc_fifo __iomem *fifo = FIFO_52xx(port);
158 out_be16(&psc->mpc52xx_psc_clock_select, 0xdd00);
160 out_8(&fifo->rfcntl, 0x00);
161 out_be16(&fifo->rfalarm, 0x1ff);
162 out_8(&fifo->tfcntl, 0x07);
163 out_be16(&fifo->tfalarm, 0x80);
165 port->read_status_mask |= MPC52xx_PSC_IMR_RXRDY | MPC52xx_PSC_IMR_TXRDY;
166 out_be16(&psc->mpc52xx_psc_imr, port->read_status_mask);
169 static int mpc52xx_psc_raw_rx_rdy(struct uart_port *port)
171 return in_be16(&PSC(port)->mpc52xx_psc_status)
172 & MPC52xx_PSC_SR_RXRDY;
175 static int mpc52xx_psc_raw_tx_rdy(struct uart_port *port)
177 return in_be16(&PSC(port)->mpc52xx_psc_status)
178 & MPC52xx_PSC_SR_TXRDY;
182 static int mpc52xx_psc_rx_rdy(struct uart_port *port)
184 return in_be16(&PSC(port)->mpc52xx_psc_isr)
185 & port->read_status_mask
186 & MPC52xx_PSC_IMR_RXRDY;
189 static int mpc52xx_psc_tx_rdy(struct uart_port *port)
191 return in_be16(&PSC(port)->mpc52xx_psc_isr)
192 & port->read_status_mask
193 & MPC52xx_PSC_IMR_TXRDY;
196 static int mpc52xx_psc_tx_empty(struct uart_port *port)
198 return in_be16(&PSC(port)->mpc52xx_psc_status)
199 & MPC52xx_PSC_SR_TXEMP;
202 static void mpc52xx_psc_start_tx(struct uart_port *port)
204 port->read_status_mask |= MPC52xx_PSC_IMR_TXRDY;
205 out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
208 static void mpc52xx_psc_stop_tx(struct uart_port *port)
210 port->read_status_mask &= ~MPC52xx_PSC_IMR_TXRDY;
211 out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
214 static void mpc52xx_psc_stop_rx(struct uart_port *port)
216 port->read_status_mask &= ~MPC52xx_PSC_IMR_RXRDY;
217 out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
220 static void mpc52xx_psc_rx_clr_irq(struct uart_port *port)
224 static void mpc52xx_psc_tx_clr_irq(struct uart_port *port)
228 static void mpc52xx_psc_write_char(struct uart_port *port, unsigned char c)
230 out_8(&PSC(port)->mpc52xx_psc_buffer_8, c);
233 static unsigned char mpc52xx_psc_read_char(struct uart_port *port)
235 return in_8(&PSC(port)->mpc52xx_psc_buffer_8);
238 static void mpc52xx_psc_cw_disable_ints(struct uart_port *port)
240 out_be16(&PSC(port)->mpc52xx_psc_imr, 0);
243 static void mpc52xx_psc_cw_restore_ints(struct uart_port *port)
245 out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
248 /* Search for bus-frequency property in this node or a parent */
249 static unsigned long mpc52xx_getuartclk(void *p)
252 * 5200 UARTs have a / 32 prescaler
253 * but the generic serial code assumes 16
254 * so return ipb freq / 2
256 return mpc5xxx_get_bus_frequency(p) / 2;
259 static struct psc_ops mpc52xx_psc_ops = {
260 .fifo_init = mpc52xx_psc_fifo_init,
261 .raw_rx_rdy = mpc52xx_psc_raw_rx_rdy,
262 .raw_tx_rdy = mpc52xx_psc_raw_tx_rdy,
263 .rx_rdy = mpc52xx_psc_rx_rdy,
264 .tx_rdy = mpc52xx_psc_tx_rdy,
265 .tx_empty = mpc52xx_psc_tx_empty,
266 .stop_rx = mpc52xx_psc_stop_rx,
267 .start_tx = mpc52xx_psc_start_tx,
268 .stop_tx = mpc52xx_psc_stop_tx,
269 .rx_clr_irq = mpc52xx_psc_rx_clr_irq,
270 .tx_clr_irq = mpc52xx_psc_tx_clr_irq,
271 .write_char = mpc52xx_psc_write_char,
272 .read_char = mpc52xx_psc_read_char,
273 .cw_disable_ints = mpc52xx_psc_cw_disable_ints,
274 .cw_restore_ints = mpc52xx_psc_cw_restore_ints,
275 .getuartclk = mpc52xx_getuartclk,
278 #endif /* CONFIG_MPC52xx */
280 #ifdef CONFIG_PPC_MPC512x
281 #define FIFO_512x(port) ((struct mpc512x_psc_fifo __iomem *)(PSC(port)+1))
282 static void mpc512x_psc_fifo_init(struct uart_port *port)
284 out_be32(&FIFO_512x(port)->txcmd, MPC512x_PSC_FIFO_RESET_SLICE);
285 out_be32(&FIFO_512x(port)->txcmd, MPC512x_PSC_FIFO_ENABLE_SLICE);
286 out_be32(&FIFO_512x(port)->txalarm, 1);
287 out_be32(&FIFO_512x(port)->tximr, 0);
289 out_be32(&FIFO_512x(port)->rxcmd, MPC512x_PSC_FIFO_RESET_SLICE);
290 out_be32(&FIFO_512x(port)->rxcmd, MPC512x_PSC_FIFO_ENABLE_SLICE);
291 out_be32(&FIFO_512x(port)->rxalarm, 1);
292 out_be32(&FIFO_512x(port)->rximr, 0);
294 out_be32(&FIFO_512x(port)->tximr, MPC512x_PSC_FIFO_ALARM);
295 out_be32(&FIFO_512x(port)->rximr, MPC512x_PSC_FIFO_ALARM);
298 static int mpc512x_psc_raw_rx_rdy(struct uart_port *port)
300 return !(in_be32(&FIFO_512x(port)->rxsr) & MPC512x_PSC_FIFO_EMPTY);
303 static int mpc512x_psc_raw_tx_rdy(struct uart_port *port)
305 return !(in_be32(&FIFO_512x(port)->txsr) & MPC512x_PSC_FIFO_FULL);
308 static int mpc512x_psc_rx_rdy(struct uart_port *port)
310 return in_be32(&FIFO_512x(port)->rxsr)
311 & in_be32(&FIFO_512x(port)->rximr)
312 & MPC512x_PSC_FIFO_ALARM;
315 static int mpc512x_psc_tx_rdy(struct uart_port *port)
317 return in_be32(&FIFO_512x(port)->txsr)
318 & in_be32(&FIFO_512x(port)->tximr)
319 & MPC512x_PSC_FIFO_ALARM;
322 static int mpc512x_psc_tx_empty(struct uart_port *port)
324 return in_be32(&FIFO_512x(port)->txsr)
325 & MPC512x_PSC_FIFO_EMPTY;
328 static void mpc512x_psc_stop_rx(struct uart_port *port)
330 unsigned long rx_fifo_imr;
332 rx_fifo_imr = in_be32(&FIFO_512x(port)->rximr);
333 rx_fifo_imr &= ~MPC512x_PSC_FIFO_ALARM;
334 out_be32(&FIFO_512x(port)->rximr, rx_fifo_imr);
337 static void mpc512x_psc_start_tx(struct uart_port *port)
339 unsigned long tx_fifo_imr;
341 tx_fifo_imr = in_be32(&FIFO_512x(port)->tximr);
342 tx_fifo_imr |= MPC512x_PSC_FIFO_ALARM;
343 out_be32(&FIFO_512x(port)->tximr, tx_fifo_imr);
346 static void mpc512x_psc_stop_tx(struct uart_port *port)
348 unsigned long tx_fifo_imr;
350 tx_fifo_imr = in_be32(&FIFO_512x(port)->tximr);
351 tx_fifo_imr &= ~MPC512x_PSC_FIFO_ALARM;
352 out_be32(&FIFO_512x(port)->tximr, tx_fifo_imr);
355 static void mpc512x_psc_rx_clr_irq(struct uart_port *port)
357 out_be32(&FIFO_512x(port)->rxisr, in_be32(&FIFO_512x(port)->rxisr));
360 static void mpc512x_psc_tx_clr_irq(struct uart_port *port)
362 out_be32(&FIFO_512x(port)->txisr, in_be32(&FIFO_512x(port)->txisr));
365 static void mpc512x_psc_write_char(struct uart_port *port, unsigned char c)
367 out_8(&FIFO_512x(port)->txdata_8, c);
370 static unsigned char mpc512x_psc_read_char(struct uart_port *port)
372 return in_8(&FIFO_512x(port)->rxdata_8);
375 static void mpc512x_psc_cw_disable_ints(struct uart_port *port)
377 port->read_status_mask =
378 in_be32(&FIFO_512x(port)->tximr) << 16 |
379 in_be32(&FIFO_512x(port)->rximr);
380 out_be32(&FIFO_512x(port)->tximr, 0);
381 out_be32(&FIFO_512x(port)->rximr, 0);
384 static void mpc512x_psc_cw_restore_ints(struct uart_port *port)
386 out_be32(&FIFO_512x(port)->tximr,
387 (port->read_status_mask >> 16) & 0x7f);
388 out_be32(&FIFO_512x(port)->rximr, port->read_status_mask & 0x7f);
391 static unsigned long mpc512x_getuartclk(void *p)
393 return mpc5xxx_get_bus_frequency(p);
396 static struct psc_ops mpc512x_psc_ops = {
397 .fifo_init = mpc512x_psc_fifo_init,
398 .raw_rx_rdy = mpc512x_psc_raw_rx_rdy,
399 .raw_tx_rdy = mpc512x_psc_raw_tx_rdy,
400 .rx_rdy = mpc512x_psc_rx_rdy,
401 .tx_rdy = mpc512x_psc_tx_rdy,
402 .tx_empty = mpc512x_psc_tx_empty,
403 .stop_rx = mpc512x_psc_stop_rx,
404 .start_tx = mpc512x_psc_start_tx,
405 .stop_tx = mpc512x_psc_stop_tx,
406 .rx_clr_irq = mpc512x_psc_rx_clr_irq,
407 .tx_clr_irq = mpc512x_psc_tx_clr_irq,
408 .write_char = mpc512x_psc_write_char,
409 .read_char = mpc512x_psc_read_char,
410 .cw_disable_ints = mpc512x_psc_cw_disable_ints,
411 .cw_restore_ints = mpc512x_psc_cw_restore_ints,
412 .getuartclk = mpc512x_getuartclk,
416 static struct psc_ops *psc_ops;
418 /* ======================================================================== */
419 /* UART operations */
420 /* ======================================================================== */
423 mpc52xx_uart_tx_empty(struct uart_port *port)
425 return psc_ops->tx_empty(port) ? TIOCSER_TEMT : 0;
429 mpc52xx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
431 if (mctrl & TIOCM_RTS)
432 out_8(&PSC(port)->op1, MPC52xx_PSC_OP_RTS);
434 out_8(&PSC(port)->op0, MPC52xx_PSC_OP_RTS);
438 mpc52xx_uart_get_mctrl(struct uart_port *port)
440 unsigned int ret = TIOCM_DSR;
441 u8 status = in_8(&PSC(port)->mpc52xx_psc_ipcr);
443 if (!(status & MPC52xx_PSC_CTS))
445 if (!(status & MPC52xx_PSC_DCD))
452 mpc52xx_uart_stop_tx(struct uart_port *port)
454 /* port->lock taken by caller */
455 psc_ops->stop_tx(port);
459 mpc52xx_uart_start_tx(struct uart_port *port)
461 /* port->lock taken by caller */
462 psc_ops->start_tx(port);
466 mpc52xx_uart_send_xchar(struct uart_port *port, char ch)
469 spin_lock_irqsave(&port->lock, flags);
473 /* Make sure tx interrupts are on */
474 /* Truly necessary ??? They should be anyway */
475 psc_ops->start_tx(port);
478 spin_unlock_irqrestore(&port->lock, flags);
482 mpc52xx_uart_stop_rx(struct uart_port *port)
484 /* port->lock taken by caller */
485 psc_ops->stop_rx(port);
489 mpc52xx_uart_enable_ms(struct uart_port *port)
491 struct mpc52xx_psc __iomem *psc = PSC(port);
493 /* clear D_*-bits by reading them */
494 in_8(&psc->mpc52xx_psc_ipcr);
495 /* enable CTS and DCD as IPC interrupts */
496 out_8(&psc->mpc52xx_psc_acr, MPC52xx_PSC_IEC_CTS | MPC52xx_PSC_IEC_DCD);
498 port->read_status_mask |= MPC52xx_PSC_IMR_IPC;
499 out_be16(&psc->mpc52xx_psc_imr, port->read_status_mask);
503 mpc52xx_uart_break_ctl(struct uart_port *port, int ctl)
506 spin_lock_irqsave(&port->lock, flags);
509 out_8(&PSC(port)->command, MPC52xx_PSC_START_BRK);
511 out_8(&PSC(port)->command, MPC52xx_PSC_STOP_BRK);
513 spin_unlock_irqrestore(&port->lock, flags);
517 mpc52xx_uart_startup(struct uart_port *port)
519 struct mpc52xx_psc __iomem *psc = PSC(port);
523 ret = request_irq(port->irq, mpc52xx_uart_int,
524 IRQF_DISABLED | IRQF_SAMPLE_RANDOM,
525 "mpc52xx_psc_uart", port);
529 /* Reset/activate the port, clear and enable interrupts */
530 out_8(&psc->command, MPC52xx_PSC_RST_RX);
531 out_8(&psc->command, MPC52xx_PSC_RST_TX);
533 out_be32(&psc->sicr, 0); /* UART mode DCD ignored */
535 psc_ops->fifo_init(port);
537 out_8(&psc->command, MPC52xx_PSC_TX_ENABLE);
538 out_8(&psc->command, MPC52xx_PSC_RX_ENABLE);
544 mpc52xx_uart_shutdown(struct uart_port *port)
546 struct mpc52xx_psc __iomem *psc = PSC(port);
548 /* Shut down the port. Leave TX active if on a console port */
549 out_8(&psc->command, MPC52xx_PSC_RST_RX);
550 if (!uart_console(port))
551 out_8(&psc->command, MPC52xx_PSC_RST_TX);
553 port->read_status_mask = 0;
554 out_be16(&psc->mpc52xx_psc_imr, port->read_status_mask);
556 /* Release interrupt */
557 free_irq(port->irq, port);
561 mpc52xx_uart_set_termios(struct uart_port *port, struct ktermios *new,
562 struct ktermios *old)
564 struct mpc52xx_psc __iomem *psc = PSC(port);
566 unsigned char mr1, mr2;
568 unsigned int j, baud, quot;
570 /* Prepare what we're gonna write */
573 switch (new->c_cflag & CSIZE) {
574 case CS5: mr1 |= MPC52xx_PSC_MODE_5_BITS;
576 case CS6: mr1 |= MPC52xx_PSC_MODE_6_BITS;
578 case CS7: mr1 |= MPC52xx_PSC_MODE_7_BITS;
581 default: mr1 |= MPC52xx_PSC_MODE_8_BITS;
584 if (new->c_cflag & PARENB) {
585 mr1 |= (new->c_cflag & PARODD) ?
586 MPC52xx_PSC_MODE_PARODD : MPC52xx_PSC_MODE_PAREVEN;
588 mr1 |= MPC52xx_PSC_MODE_PARNONE;
593 if (new->c_cflag & CSTOPB)
594 mr2 |= MPC52xx_PSC_MODE_TWO_STOP;
596 mr2 |= ((new->c_cflag & CSIZE) == CS5) ?
597 MPC52xx_PSC_MODE_ONE_STOP_5_BITS :
598 MPC52xx_PSC_MODE_ONE_STOP;
600 if (new->c_cflag & CRTSCTS) {
601 mr1 |= MPC52xx_PSC_MODE_RXRTS;
602 mr2 |= MPC52xx_PSC_MODE_TXCTS;
605 baud = uart_get_baud_rate(port, new, old, 0, port->uartclk/16);
606 quot = uart_get_divisor(port, baud);
610 spin_lock_irqsave(&port->lock, flags);
612 /* Update the per-port timeout */
613 uart_update_timeout(port, new->c_cflag, baud);
615 /* Do our best to flush TX & RX, so we don't lose anything */
616 /* But we don't wait indefinitely ! */
617 j = 5000000; /* Maximum wait */
618 /* FIXME Can't receive chars since set_termios might be called at early
619 * boot for the console, all stuff is not yet ready to receive at that
620 * time and that just makes the kernel oops */
621 /* while (j-- && mpc52xx_uart_int_rx_chars(port)); */
622 while (!mpc52xx_uart_tx_empty(port) && --j)
626 printk(KERN_ERR "mpc52xx_uart.c: "
627 "Unable to flush RX & TX fifos in-time in set_termios."
628 "Some chars may have been lost.\n");
630 /* Reset the TX & RX */
631 out_8(&psc->command, MPC52xx_PSC_RST_RX);
632 out_8(&psc->command, MPC52xx_PSC_RST_TX);
634 /* Send new mode settings */
635 out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
636 out_8(&psc->mode, mr1);
637 out_8(&psc->mode, mr2);
638 out_8(&psc->ctur, ctr >> 8);
639 out_8(&psc->ctlr, ctr & 0xff);
641 if (UART_ENABLE_MS(port, new->c_cflag))
642 mpc52xx_uart_enable_ms(port);
644 /* Reenable TX & RX */
645 out_8(&psc->command, MPC52xx_PSC_TX_ENABLE);
646 out_8(&psc->command, MPC52xx_PSC_RX_ENABLE);
648 /* We're all set, release the lock */
649 spin_unlock_irqrestore(&port->lock, flags);
653 mpc52xx_uart_type(struct uart_port *port)
655 return port->type == PORT_MPC52xx ? "MPC52xx PSC" : NULL;
659 mpc52xx_uart_release_port(struct uart_port *port)
661 /* remapped by us ? */
662 if (port->flags & UPF_IOREMAP) {
663 iounmap(port->membase);
664 port->membase = NULL;
667 release_mem_region(port->mapbase, sizeof(struct mpc52xx_psc));
671 mpc52xx_uart_request_port(struct uart_port *port)
675 if (port->flags & UPF_IOREMAP) /* Need to remap ? */
676 port->membase = ioremap(port->mapbase,
677 sizeof(struct mpc52xx_psc));
682 err = request_mem_region(port->mapbase, sizeof(struct mpc52xx_psc),
683 "mpc52xx_psc_uart") != NULL ? 0 : -EBUSY;
685 if (err && (port->flags & UPF_IOREMAP)) {
686 iounmap(port->membase);
687 port->membase = NULL;
694 mpc52xx_uart_config_port(struct uart_port *port, int flags)
696 if ((flags & UART_CONFIG_TYPE)
697 && (mpc52xx_uart_request_port(port) == 0))
698 port->type = PORT_MPC52xx;
702 mpc52xx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
704 if (ser->type != PORT_UNKNOWN && ser->type != PORT_MPC52xx)
707 if ((ser->irq != port->irq) ||
708 (ser->io_type != SERIAL_IO_MEM) ||
709 (ser->baud_base != port->uartclk) ||
710 (ser->iomem_base != (void *)port->mapbase) ||
718 static struct uart_ops mpc52xx_uart_ops = {
719 .tx_empty = mpc52xx_uart_tx_empty,
720 .set_mctrl = mpc52xx_uart_set_mctrl,
721 .get_mctrl = mpc52xx_uart_get_mctrl,
722 .stop_tx = mpc52xx_uart_stop_tx,
723 .start_tx = mpc52xx_uart_start_tx,
724 .send_xchar = mpc52xx_uart_send_xchar,
725 .stop_rx = mpc52xx_uart_stop_rx,
726 .enable_ms = mpc52xx_uart_enable_ms,
727 .break_ctl = mpc52xx_uart_break_ctl,
728 .startup = mpc52xx_uart_startup,
729 .shutdown = mpc52xx_uart_shutdown,
730 .set_termios = mpc52xx_uart_set_termios,
731 /* .pm = mpc52xx_uart_pm, Not supported yet */
732 /* .set_wake = mpc52xx_uart_set_wake, Not supported yet */
733 .type = mpc52xx_uart_type,
734 .release_port = mpc52xx_uart_release_port,
735 .request_port = mpc52xx_uart_request_port,
736 .config_port = mpc52xx_uart_config_port,
737 .verify_port = mpc52xx_uart_verify_port
741 /* ======================================================================== */
742 /* Interrupt handling */
743 /* ======================================================================== */
746 mpc52xx_uart_int_rx_chars(struct uart_port *port)
748 struct tty_struct *tty = port->info->port.tty;
749 unsigned char ch, flag;
750 unsigned short status;
752 /* While we can read, do so ! */
753 while (psc_ops->raw_rx_rdy(port)) {
755 ch = psc_ops->read_char(port);
757 /* Handle sysreq char */
759 if (uart_handle_sysrq_char(port, ch)) {
770 status = in_be16(&PSC(port)->mpc52xx_psc_status);
772 if (status & (MPC52xx_PSC_SR_PE |
774 MPC52xx_PSC_SR_RB)) {
776 if (status & MPC52xx_PSC_SR_RB) {
778 uart_handle_break(port);
780 } else if (status & MPC52xx_PSC_SR_PE) {
782 port->icount.parity++;
784 else if (status & MPC52xx_PSC_SR_FE) {
786 port->icount.frame++;
789 /* Clear error condition */
790 out_8(&PSC(port)->command, MPC52xx_PSC_RST_ERR_STAT);
793 tty_insert_flip_char(tty, ch, flag);
794 if (status & MPC52xx_PSC_SR_OE) {
796 * Overrun is special, since it's
797 * reported immediately, and doesn't
798 * affect the current character
800 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
801 port->icount.overrun++;
805 spin_unlock(&port->lock);
806 tty_flip_buffer_push(tty);
807 spin_lock(&port->lock);
809 return psc_ops->raw_rx_rdy(port);
813 mpc52xx_uart_int_tx_chars(struct uart_port *port)
815 struct circ_buf *xmit = &port->info->xmit;
817 /* Process out of band chars */
819 psc_ops->write_char(port, port->x_char);
825 /* Nothing to do ? */
826 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
827 mpc52xx_uart_stop_tx(port);
832 while (psc_ops->raw_tx_rdy(port)) {
833 psc_ops->write_char(port, xmit->buf[xmit->tail]);
834 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
836 if (uart_circ_empty(xmit))
841 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
842 uart_write_wakeup(port);
844 /* Maybe we're done after all */
845 if (uart_circ_empty(xmit)) {
846 mpc52xx_uart_stop_tx(port);
854 mpc52xx_uart_int(int irq, void *dev_id)
856 struct uart_port *port = dev_id;
857 unsigned long pass = ISR_PASS_LIMIT;
858 unsigned int keepgoing;
861 spin_lock(&port->lock);
863 /* While we have stuff to do, we continue */
865 /* If we don't find anything to do, we stop */
868 psc_ops->rx_clr_irq(port);
869 if (psc_ops->rx_rdy(port))
870 keepgoing |= mpc52xx_uart_int_rx_chars(port);
872 psc_ops->tx_clr_irq(port);
873 if (psc_ops->tx_rdy(port))
874 keepgoing |= mpc52xx_uart_int_tx_chars(port);
876 status = in_8(&PSC(port)->mpc52xx_psc_ipcr);
877 if (status & MPC52xx_PSC_D_DCD)
878 uart_handle_dcd_change(port, !(status & MPC52xx_PSC_DCD));
880 if (status & MPC52xx_PSC_D_CTS)
881 uart_handle_cts_change(port, !(status & MPC52xx_PSC_CTS));
883 /* Limit number of iteration */
889 spin_unlock(&port->lock);
895 /* ======================================================================== */
896 /* Console ( if applicable ) */
897 /* ======================================================================== */
899 #ifdef CONFIG_SERIAL_MPC52xx_CONSOLE
902 mpc52xx_console_get_options(struct uart_port *port,
903 int *baud, int *parity, int *bits, int *flow)
905 struct mpc52xx_psc __iomem *psc = PSC(port);
908 pr_debug("mpc52xx_console_get_options(port=%p)\n", port);
910 /* Read the mode registers */
911 out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
912 mr1 = in_8(&psc->mode);
914 /* CT{U,L}R are write-only ! */
915 *baud = CONFIG_SERIAL_MPC52xx_CONSOLE_BAUD;
918 switch (mr1 & MPC52xx_PSC_MODE_BITS_MASK) {
919 case MPC52xx_PSC_MODE_5_BITS:
922 case MPC52xx_PSC_MODE_6_BITS:
925 case MPC52xx_PSC_MODE_7_BITS:
928 case MPC52xx_PSC_MODE_8_BITS:
933 if (mr1 & MPC52xx_PSC_MODE_PARNONE)
936 *parity = mr1 & MPC52xx_PSC_MODE_PARODD ? 'o' : 'e';
940 mpc52xx_console_write(struct console *co, const char *s, unsigned int count)
942 struct uart_port *port = &mpc52xx_uart_ports[co->index];
945 /* Disable interrupts */
946 psc_ops->cw_disable_ints(port);
948 /* Wait the TX buffer to be empty */
949 j = 5000000; /* Maximum wait */
950 while (!mpc52xx_uart_tx_empty(port) && --j)
953 /* Write all the chars */
954 for (i = 0; i < count; i++, s++) {
955 /* Line return handling */
957 psc_ops->write_char(port, '\r');
960 psc_ops->write_char(port, *s);
962 /* Wait the TX buffer to be empty */
963 j = 20000; /* Maximum wait */
964 while (!mpc52xx_uart_tx_empty(port) && --j)
968 /* Restore interrupt state */
969 psc_ops->cw_restore_ints(port);
974 mpc52xx_console_setup(struct console *co, char *options)
976 struct uart_port *port = &mpc52xx_uart_ports[co->index];
977 struct device_node *np = mpc52xx_uart_nodes[co->index];
978 unsigned int uartclk;
982 int baud = CONFIG_SERIAL_MPC52xx_CONSOLE_BAUD;
987 pr_debug("mpc52xx_console_setup co=%p, co->index=%i, options=%s\n",
988 co, co->index, options);
990 if ((co->index < 0) || (co->index >= MPC52xx_PSC_MAXNUM)) {
991 pr_debug("PSC%x out of range\n", co->index);
996 pr_debug("PSC%x not found in device tree\n", co->index);
1000 pr_debug("Console on ttyPSC%x is %s\n",
1001 co->index, mpc52xx_uart_nodes[co->index]->full_name);
1003 /* Fetch register locations */
1004 ret = of_address_to_resource(np, 0, &res);
1006 pr_debug("Could not get resources for PSC%x\n", co->index);
1010 uartclk = psc_ops->getuartclk(np);
1012 pr_debug("Could not find uart clock frequency!\n");
1016 /* Basic port init. Needed since we use some uart_??? func before
1017 * real init for early access */
1018 spin_lock_init(&port->lock);
1019 port->uartclk = uartclk;
1020 port->ops = &mpc52xx_uart_ops;
1021 port->mapbase = res.start;
1022 port->membase = ioremap(res.start, sizeof(struct mpc52xx_psc));
1023 port->irq = irq_of_parse_and_map(np, 0);
1025 if (port->membase == NULL)
1028 pr_debug("mpc52xx-psc uart at %p, mapped to %p, irq=%x, freq=%i\n",
1029 (void *)port->mapbase, port->membase,
1030 port->irq, port->uartclk);
1032 /* Setup the port parameters accoding to options */
1034 uart_parse_options(options, &baud, &parity, &bits, &flow);
1036 mpc52xx_console_get_options(port, &baud, &parity, &bits, &flow);
1038 pr_debug("Setting console parameters: %i %i%c1 flow=%c\n",
1039 baud, bits, parity, flow);
1041 return uart_set_options(port, co, baud, parity, bits, flow);
1045 static struct uart_driver mpc52xx_uart_driver;
1047 static struct console mpc52xx_console = {
1049 .write = mpc52xx_console_write,
1050 .device = uart_console_device,
1051 .setup = mpc52xx_console_setup,
1052 .flags = CON_PRINTBUFFER,
1053 .index = -1, /* Specified on the cmdline (e.g. console=ttyPSC0) */
1054 .data = &mpc52xx_uart_driver,
1059 mpc52xx_console_init(void)
1061 mpc52xx_uart_of_enumerate();
1062 register_console(&mpc52xx_console);
1066 console_initcall(mpc52xx_console_init);
1068 #define MPC52xx_PSC_CONSOLE &mpc52xx_console
1070 #define MPC52xx_PSC_CONSOLE NULL
1074 /* ======================================================================== */
1076 /* ======================================================================== */
1078 static struct uart_driver mpc52xx_uart_driver = {
1079 .driver_name = "mpc52xx_psc_uart",
1080 .dev_name = "ttyPSC",
1081 .major = SERIAL_PSC_MAJOR,
1082 .minor = SERIAL_PSC_MINOR,
1083 .nr = MPC52xx_PSC_MAXNUM,
1084 .cons = MPC52xx_PSC_CONSOLE,
1087 /* ======================================================================== */
1088 /* OF Platform Driver */
1089 /* ======================================================================== */
1091 static struct of_device_id mpc52xx_uart_of_match[] = {
1092 #ifdef CONFIG_PPC_MPC52xx
1093 { .compatible = "fsl,mpc5200-psc-uart", .data = &mpc52xx_psc_ops, },
1094 /* binding used by old lite5200 device trees: */
1095 { .compatible = "mpc5200-psc-uart", .data = &mpc52xx_psc_ops, },
1096 /* binding used by efika: */
1097 { .compatible = "mpc5200-serial", .data = &mpc52xx_psc_ops, },
1099 #ifdef CONFIG_PPC_MPC512x
1100 { .compatible = "fsl,mpc5121-psc-uart", .data = &mpc512x_psc_ops, },
1105 static int __devinit
1106 mpc52xx_uart_of_probe(struct of_device *op, const struct of_device_id *match)
1109 unsigned int uartclk;
1110 struct uart_port *port = NULL;
1111 struct resource res;
1114 dev_dbg(&op->dev, "mpc52xx_uart_probe(op=%p, match=%p)\n", op, match);
1116 /* Check validity & presence */
1117 for (idx = 0; idx < MPC52xx_PSC_MAXNUM; idx++)
1118 if (mpc52xx_uart_nodes[idx] == op->node)
1120 if (idx >= MPC52xx_PSC_MAXNUM)
1122 pr_debug("Found %s assigned to ttyPSC%x\n",
1123 mpc52xx_uart_nodes[idx]->full_name, idx);
1125 uartclk = psc_ops->getuartclk(op->node);
1127 dev_dbg(&op->dev, "Could not find uart clock frequency!\n");
1131 /* Init the port structure */
1132 port = &mpc52xx_uart_ports[idx];
1134 spin_lock_init(&port->lock);
1135 port->uartclk = uartclk;
1136 port->fifosize = 512;
1137 port->iotype = UPIO_MEM;
1138 port->flags = UPF_BOOT_AUTOCONF |
1139 (uart_console(port) ? 0 : UPF_IOREMAP);
1141 port->ops = &mpc52xx_uart_ops;
1142 port->dev = &op->dev;
1144 /* Search for IRQ and mapbase */
1145 ret = of_address_to_resource(op->node, 0, &res);
1149 port->mapbase = res.start;
1150 if (!port->mapbase) {
1151 dev_dbg(&op->dev, "Could not allocate resources for PSC\n");
1155 port->irq = irq_of_parse_and_map(op->node, 0);
1156 if (port->irq == NO_IRQ) {
1157 dev_dbg(&op->dev, "Could not get irq\n");
1161 dev_dbg(&op->dev, "mpc52xx-psc uart at %p, irq=%x, freq=%i\n",
1162 (void *)port->mapbase, port->irq, port->uartclk);
1164 /* Add the port to the uart sub-system */
1165 ret = uart_add_one_port(&mpc52xx_uart_driver, port);
1167 irq_dispose_mapping(port->irq);
1171 dev_set_drvdata(&op->dev, (void *)port);
1176 mpc52xx_uart_of_remove(struct of_device *op)
1178 struct uart_port *port = dev_get_drvdata(&op->dev);
1179 dev_set_drvdata(&op->dev, NULL);
1182 uart_remove_one_port(&mpc52xx_uart_driver, port);
1183 irq_dispose_mapping(port->irq);
1191 mpc52xx_uart_of_suspend(struct of_device *op, pm_message_t state)
1193 struct uart_port *port = (struct uart_port *) dev_get_drvdata(&op->dev);
1196 uart_suspend_port(&mpc52xx_uart_driver, port);
1202 mpc52xx_uart_of_resume(struct of_device *op)
1204 struct uart_port *port = (struct uart_port *) dev_get_drvdata(&op->dev);
1207 uart_resume_port(&mpc52xx_uart_driver, port);
1214 mpc52xx_uart_of_assign(struct device_node *np)
1218 /* Find the first free PSC number */
1219 for (i = 0; i < MPC52xx_PSC_MAXNUM; i++) {
1220 if (mpc52xx_uart_nodes[i] == NULL) {
1222 mpc52xx_uart_nodes[i] = np;
1229 mpc52xx_uart_of_enumerate(void)
1231 static int enum_done;
1232 struct device_node *np;
1233 const struct of_device_id *match;
1239 /* Assign index to each PSC in device tree */
1240 for_each_matching_node(np, mpc52xx_uart_of_match) {
1241 match = of_match_node(mpc52xx_uart_of_match, np);
1242 psc_ops = match->data;
1243 mpc52xx_uart_of_assign(np);
1248 for (i = 0; i < MPC52xx_PSC_MAXNUM; i++) {
1249 if (mpc52xx_uart_nodes[i])
1250 pr_debug("%s assigned to ttyPSC%x\n",
1251 mpc52xx_uart_nodes[i]->full_name, i);
1255 MODULE_DEVICE_TABLE(of, mpc52xx_uart_of_match);
1257 static struct of_platform_driver mpc52xx_uart_of_driver = {
1258 .match_table = mpc52xx_uart_of_match,
1259 .probe = mpc52xx_uart_of_probe,
1260 .remove = mpc52xx_uart_of_remove,
1262 .suspend = mpc52xx_uart_of_suspend,
1263 .resume = mpc52xx_uart_of_resume,
1266 .name = "mpc52xx-psc-uart",
1271 /* ======================================================================== */
1273 /* ======================================================================== */
1276 mpc52xx_uart_init(void)
1280 printk(KERN_INFO "Serial: MPC52xx PSC UART driver\n");
1282 ret = uart_register_driver(&mpc52xx_uart_driver);
1284 printk(KERN_ERR "%s: uart_register_driver failed (%i)\n",
1289 mpc52xx_uart_of_enumerate();
1291 ret = of_register_platform_driver(&mpc52xx_uart_of_driver);
1293 printk(KERN_ERR "%s: of_register_platform_driver failed (%i)\n",
1295 uart_unregister_driver(&mpc52xx_uart_driver);
1303 mpc52xx_uart_exit(void)
1305 of_unregister_platform_driver(&mpc52xx_uart_of_driver);
1306 uart_unregister_driver(&mpc52xx_uart_driver);
1310 module_init(mpc52xx_uart_init);
1311 module_exit(mpc52xx_uart_exit);
1313 MODULE_AUTHOR("Sylvain Munaut <tnt@246tNt.com>");
1314 MODULE_DESCRIPTION("Freescale MPC52xx PSC UART");
1315 MODULE_LICENSE("GPL");