2 * MPC8544 DS Device Tree Source
4 * Copyright 2007, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "MPC8544DS", "MPC85xxDS";
37 d-cache-line-size = <32>; // 32 bytes
38 i-cache-line-size = <32>; // 32 bytes
39 d-cache-size = <0x8000>; // L1, 32K
40 i-cache-size = <0x8000>; // L1, 32K
41 timebase-frequency = <0>;
43 clock-frequency = <0>;
48 device_type = "memory";
49 reg = <0x0 0x0>; // Filled by U-Boot
57 ranges = <0x0 0xe0000000 0x100000>;
58 reg = <0xe0000000 0x1000>; // CCSRBAR 1M
59 bus-frequency = <0>; // Filled out by uboot.
61 memory-controller@2000 {
62 compatible = "fsl,8544-memory-controller";
63 reg = <0x2000 0x1000>;
64 interrupt-parent = <&mpic>;
68 l2-cache-controller@20000 {
69 compatible = "fsl,8544-l2-cache-controller";
70 reg = <0x20000 0x1000>;
71 cache-line-size = <32>; // 32 bytes
72 cache-size = <0x40000>; // L2, 256K
73 interrupt-parent = <&mpic>;
81 compatible = "fsl-i2c";
84 interrupt-parent = <&mpic>;
92 compatible = "fsl-i2c";
95 interrupt-parent = <&mpic>;
100 #address-cells = <1>;
102 compatible = "fsl,gianfar-mdio";
103 reg = <0x24520 0x20>;
105 phy0: ethernet-phy@0 {
106 interrupt-parent = <&mpic>;
109 device_type = "ethernet-phy";
111 phy1: ethernet-phy@1 {
112 interrupt-parent = <&mpic>;
115 device_type = "ethernet-phy";
120 #address-cells = <1>;
122 compatible = "fsl,mpc8544-dma", "fsl,eloplus-dma";
124 ranges = <0x0 0x21100 0x200>;
127 compatible = "fsl,mpc8544-dma-channel",
128 "fsl,eloplus-dma-channel";
131 interrupt-parent = <&mpic>;
135 compatible = "fsl,mpc8544-dma-channel",
136 "fsl,eloplus-dma-channel";
139 interrupt-parent = <&mpic>;
143 compatible = "fsl,mpc8544-dma-channel",
144 "fsl,eloplus-dma-channel";
147 interrupt-parent = <&mpic>;
151 compatible = "fsl,mpc8544-dma-channel",
152 "fsl,eloplus-dma-channel";
155 interrupt-parent = <&mpic>;
160 enet0: ethernet@24000 {
162 device_type = "network";
164 compatible = "gianfar";
165 reg = <0x24000 0x1000>;
166 local-mac-address = [ 00 00 00 00 00 00 ];
167 interrupts = <29 2 30 2 34 2>;
168 interrupt-parent = <&mpic>;
169 phy-handle = <&phy0>;
170 phy-connection-type = "rgmii-id";
173 enet1: ethernet@26000 {
175 device_type = "network";
177 compatible = "gianfar";
178 reg = <0x26000 0x1000>;
179 local-mac-address = [ 00 00 00 00 00 00 ];
180 interrupts = <31 2 32 2 33 2>;
181 interrupt-parent = <&mpic>;
182 phy-handle = <&phy1>;
183 phy-connection-type = "rgmii-id";
186 serial0: serial@4500 {
188 device_type = "serial";
189 compatible = "ns16550";
190 reg = <0x4500 0x100>;
191 clock-frequency = <0>;
193 interrupt-parent = <&mpic>;
196 serial1: serial@4600 {
198 device_type = "serial";
199 compatible = "ns16550";
200 reg = <0x4600 0x100>;
201 clock-frequency = <0>;
203 interrupt-parent = <&mpic>;
206 global-utilities@e0000 { //global utilities block
207 compatible = "fsl,mpc8548-guts";
208 reg = <0xe0000 0x1000>;
213 clock-frequency = <0>;
214 interrupt-controller;
215 #address-cells = <0>;
216 #interrupt-cells = <2>;
217 reg = <0x40000 0x40000>;
218 compatible = "chrp,open-pic";
219 device_type = "open-pic";
226 compatible = "fsl,mpc8540-pci";
228 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
231 /* IDSEL 0x11 J17 Slot 1 */
232 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1
233 0x8800 0x0 0x0 0x2 &mpic 0x3 0x1
234 0x8800 0x0 0x0 0x3 &mpic 0x4 0x1
235 0x8800 0x0 0x0 0x4 &mpic 0x1 0x1
237 /* IDSEL 0x12 J16 Slot 2 */
239 0x9000 0x0 0x0 0x1 &mpic 0x3 0x1
240 0x9000 0x0 0x0 0x2 &mpic 0x4 0x1
241 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
242 0x9000 0x0 0x0 0x4 &mpic 0x1 0x1>;
244 interrupt-parent = <&mpic>;
247 ranges = <0x2000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
248 0x1000000 0x0 0x0 0xe1000000 0x0 0x10000>;
249 clock-frequency = <66666666>;
250 #interrupt-cells = <1>;
252 #address-cells = <3>;
253 reg = <0xe0008000 0x1000>;
256 pci1: pcie@e0009000 {
258 compatible = "fsl,mpc8548-pcie";
260 #interrupt-cells = <1>;
262 #address-cells = <3>;
263 reg = <0xe0009000 0x1000>;
265 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
266 0x1000000 0x0 0x0 0xe1010000 0x0 0x10000>;
267 clock-frequency = <33333333>;
268 interrupt-parent = <&mpic>;
270 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
273 0000 0x0 0x0 0x1 &mpic 0x4 0x1
274 0000 0x0 0x0 0x2 &mpic 0x5 0x1
275 0000 0x0 0x0 0x3 &mpic 0x6 0x1
276 0000 0x0 0x0 0x4 &mpic 0x7 0x1
279 reg = <0x0 0x0 0x0 0x0 0x0>;
281 #address-cells = <3>;
283 ranges = <0x2000000 0x0 0x80000000
284 0x2000000 0x0 0x80000000
293 pci2: pcie@e000a000 {
295 compatible = "fsl,mpc8548-pcie";
297 #interrupt-cells = <1>;
299 #address-cells = <3>;
300 reg = <0xe000a000 0x1000>;
302 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
303 0x1000000 0x0 0x0 0xe1020000 0x0 0x10000>;
304 clock-frequency = <33333333>;
305 interrupt-parent = <&mpic>;
307 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
310 0000 0x0 0x0 0x1 &mpic 0x0 0x1
311 0000 0x0 0x0 0x2 &mpic 0x1 0x1
312 0000 0x0 0x0 0x3 &mpic 0x2 0x1
313 0000 0x0 0x0 0x4 &mpic 0x3 0x1
316 reg = <0x0 0x0 0x0 0x0 0x0>;
318 #address-cells = <3>;
320 ranges = <0x2000000 0x0 0xa0000000
321 0x2000000 0x0 0xa0000000
330 pci3: pcie@e000b000 {
332 compatible = "fsl,mpc8548-pcie";
334 #interrupt-cells = <1>;
336 #address-cells = <3>;
337 reg = <0xe000b000 0x1000>;
339 ranges = <0x2000000 0x0 0xb0000000 0xb0000000 0x0 0x100000
340 0x1000000 0x0 0x0 0xb0100000 0x0 0x100000>;
341 clock-frequency = <33333333>;
342 interrupt-parent = <&mpic>;
344 interrupt-map-mask = <0xff00 0x0 0x0 0x1>;
347 0xe000 0x0 0x0 0x1 &i8259 0xc 0x2
348 0xe100 0x0 0x0 0x2 &i8259 0x9 0x2
349 0xe200 0x0 0x0 0x3 &i8259 0xa 0x2
350 0xe300 0x0 0x0 0x4 &i8259 0xb 0x2
353 0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
356 0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
357 0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
359 // IDSEL 0x1f IDE/SATA
360 0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
361 0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
365 reg = <0x0 0x0 0x0 0x0 0x0>;
367 #address-cells = <3>;
369 ranges = <0x2000000 0x0 0xb0000000
370 0x2000000 0x0 0xb0000000
378 reg = <0x0 0x0 0x0 0x0 0x0>;
380 #address-cells = <3>;
381 ranges = <0x2000000 0x0 0xb0000000
382 0x2000000 0x0 0xb0000000
390 #interrupt-cells = <2>;
392 #address-cells = <2>;
393 reg = <0xf000 0x0 0x0 0x0 0x0>;
397 interrupt-parent = <&i8259>;
399 i8259: interrupt-controller@20 {
403 interrupt-controller;
404 device_type = "interrupt-controller";
405 #address-cells = <0>;
406 #interrupt-cells = <2>;
407 compatible = "chrp,iic";
409 interrupt-parent = <&mpic>;
414 #address-cells = <1>;
415 reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
416 interrupts = <1 3 12 3>;
417 interrupt-parent = <&i8259>;
421 compatible = "pnpPNP,303";
426 compatible = "pnpPNP,f03";
431 compatible = "pnpPNP,b00";
432 reg = <0x1 0x70 0x2>;
436 reg = <0x1 0x400 0x80>;