2 * File: arch/blackfin/mach-bf548/head.S
3 * Based on: arch/blackfin/mach-bf537/head.S
4 * Author: Jeff Dionne <jeff@uclinux.org> COPYRIGHT 1998 D. Jeff Dionne
7 * Description: Startup code for Blackfin BF548
10 * Copyright 2004-2007 Analog Devices Inc.
12 * Bugs: Enter bugs at http://blackfin.uclinux.org/
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, see the file COPYING, or write
26 * to the Free Software Foundation, Inc.,
27 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
30 #include <linux/linkage.h>
31 #include <asm/blackfin.h>
32 #include <asm/trace.h>
33 #if CONFIG_BFIN_KERNEL_CLOCK
34 #include <asm/mach-common/clocks.h>
35 #include <asm/mach/mem_init.h>
43 .extern _bf53x_relocate_l1_mem
45 #define INITIAL_STACK 0xFFB01000
51 /* R0: argument of command line string, passed from uboot, save it */
53 /* Enable Cycle Counter and Nesting Of Interrupts */
54 #ifdef CONFIG_BFIN_SCRATCH_REG_CYCLES
57 R0 = SYSCFG_SNEN | SYSCFG_CCEN;
62 /* Clear Out All the data and pointer Registers*/
84 /* Clear Out All the DAG Registers*/
100 trace_buffer_init(p0,r0);
104 /* Turn off the icache */
105 p0.l = LO(IMEM_CONTROL);
106 p0.h = HI(IMEM_CONTROL);
113 /* Turn off the dcache */
114 p0.l = LO(DMEM_CONTROL);
115 p0.h = HI(DMEM_CONTROL);
122 /* Initialize stack pointer */
123 SP.L = LO(INITIAL_STACK);
124 SP.H = HI(INITIAL_STACK);
128 #ifdef CONFIG_EARLY_PRINTK
130 call _init_early_exception_vectors;
134 /* Put The Code for PLL Programming and SDRAM Programming in L1 ISRAM */
135 call _bf53x_relocate_l1_mem;
136 #if CONFIG_BFIN_KERNEL_CLOCK
137 call _start_dma_code;
139 /* Code for initializing Async memory banks */
141 p2.h = hi(EBIU_AMBCTL1);
142 p2.l = lo(EBIU_AMBCTL1);
143 r0.h = hi(AMBCTL1VAL);
144 r0.l = lo(AMBCTL1VAL);
148 p2.h = hi(EBIU_AMBCTL0);
149 p2.l = lo(EBIU_AMBCTL0);
150 r0.h = hi(AMBCTL0VAL);
151 r0.l = lo(AMBCTL0VAL);
155 p2.h = hi(EBIU_AMGCTL);
156 p2.l = lo(EBIU_AMGCTL);
161 /* This section keeps the processor in supervisor mode
162 * during kernel boot. Switches to user mode at end of boot.
163 * See page 3-9 of Hardware Reference manual for documentation.
166 /* EVT15 = _real_start */
201 w[p0] = r0; /* watchdog off for now */
204 /* Code update for BSS size == 0
205 * Zero out the bss region.
214 lsetup (.L_clear_bss, .L_clear_bss ) lc0 = p2;
218 /* In case there is a NULL pointer reference
219 * Zero out region before stext
229 lsetup (.L_clear_zero, .L_clear_zero ) lc0 = p2;
233 /* pass the uboot arguments to the global value command line */
253 * load the current thread pointer and stack
255 r1.l = _init_thread_union;
256 r1.h = _init_thread_union;
269 #if CONFIG_BFIN_KERNEL_CLOCK
270 ENTRY(_start_dma_code)
272 /* Enable PHY CLK buffer output */
289 * - [14:09] = MSEL[5:0] : CLKIN / VCO multiplication factors
290 * - [8] = BYPASS : BYPASS the PLL, run CLKIN into CCLK/SCLK
291 * - [7] = output delay (add 200ps of delay to mem signals)
292 * - [6] = input delay (add 200ps of input delay to mem signals)
293 * - [5] = PDWN : 1=All Clocks off
294 * - [3] = STOPCK : 1=Core Clock off
295 * - [1] = PLL_OFF : 1=Disable Power to PLL
296 * - [0] = DF : 1=Pass CLKIN/2 to PLL / 0=Pass CLKIN to PLL
297 * all other bits set to zero
300 p0.h = hi(PLL_LOCKCNT);
301 p0.l = lo(PLL_LOCKCNT);
306 P2.H = hi(EBIU_SDGCTL);
307 P2.L = lo(EBIU_SDGCTL);
313 r0 = CONFIG_VCO_MULT & 63; /* Load the VCO multiplier */
314 r0 = r0 << 9; /* Shift it over, */
315 r1 = CLKIN_HALF; /* Do we need to divide CLKIN by 2?*/
317 r1 = PLL_BYPASS; /* Bypass the PLL? */
318 r1 = r1 << 8; /* Shift it over */
319 r0 = r1 | r0; /* add them all together */
322 p0.l = lo(PLL_CTL); /* Load the address */
323 cli r2; /* Disable interrupts */
325 w[p0] = r0.l; /* Set the value */
326 idle; /* Wait for the PLL to stablize */
327 sti r2; /* Enable interrupts */
334 if ! CC jump .Lcheck_again;
336 /* Configure SCLK & CCLK Dividers */
337 r0 = (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV);
343 p0.l = lo(EBIU_SDRRC);
344 p0.h = hi(EBIU_SDRRC);
349 p0.l = LO(EBIU_SDBCTL);
350 p0.h = HI(EBIU_SDBCTL); /* SDRAM Memory Bank Control Register */
355 P2.H = hi(EBIU_SDGCTL);
356 P2.L = lo(EBIU_SDGCTL);
359 p0.h = hi(EBIU_SDSTAT);
360 p0.l = lo(EBIU_SDSTAT);
370 R0.L = lo(mem_SDGCTL);
371 R0.H = hi(mem_SDGCTL);
379 r0.l = lo(IWR_ENABLE_ALL);
380 r0.h = hi(IWR_ENABLE_ALL);
385 #endif /* CONFIG_BFIN_KERNEL_CLOCK */
390 * Set up the usable of RAM stuff. Size of RAM is determined then
391 * an initial stack set up at the end.